A low-power bus design using joint repeater insertion and coding

被引:2
|
作者
Sridhara, SR [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
crosstalk; low-power; repeaters; coding;
D O I
10.1109/LPE.2005.195494
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose joint repeater insertion and crosstalk avoidance coding as a low-power alternative to repeater insertion for global bus design in nanometer technologies. We develop a methodology to calculate the repeater size and separation that minimize the total power dissipation for joint repeater insertion and coding for a specific delay target. This methodology is employed to obtain power vs. delay trade-offs for 130-nm, 90-nm, 65-nm, and 45-nm technology nodes. Using ITRS technology scaling data, we show that proposed technique provides 54%, 67%, and 69% power savings over optimally repeater-inserted 10-mm 32-bit bus at 90-nm, 65-nm, and 45-nm technology nodes, respectively, while achieving the same delay.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [31] Improved Circuit Design of Analog Joint Source Channel Coding for Low-Power and Low-Complexity Wireless Sensors
    Zhao, Xueyuan
    Sadhu, Vidyasagar
    Yang, Anthony
    Pompili, Dario
    IEEE SENSORS JOURNAL, 2018, 18 (01) : 281 - 289
  • [32] Practical repeater insertion for low power: what repeater library do we need?
    Liu, X
    Peng, YT
    Papaefthymiou, MC
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 30 - 35
  • [33] RIP: An efficient hybrid repeater insertion scheme for low power
    Liu, X
    Peng, YT
    Papaefthymiou, MC
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 1330 - 1335
  • [34] DESIGN OF AN INTEGRATED-CIRCUIT FOR THE T1C LOW-POWER LINE REPEATER
    DAVIS, PC
    GRACZYK, JF
    GRIFFIN, WA
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1979, 14 (01) : 109 - 120
  • [35] DESIGN OF AN INTEGRATED-CIRCUIT FOR THE T1C LOW-POWER LINE REPEATER
    DAVIS, PC
    GRACZYK, JF
    GRIFFIN, WA
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1979, 27 (02) : 367 - 378
  • [36] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, 38 (10) : 83 - 87
  • [37] High-speed and low-power repeater for VLSI interconnects
    A.Karthikeyan
    P.S.Mallick
    Journal of Semiconductors, 2017, (10) : 83 - 87
  • [38] Low-power design methodology for an on-chip bus with adaptive bandwidth capability
    Bashirullah, R
    Liu, WT
    Cavin, RK
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 628 - 633
  • [39] Enhanced bus invert encodings for low-power
    Narayanan, U
    Chung, KS
    Kim, T
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 25 - 28
  • [40] Achieving low-power consumption by using fractal coding in PVP
    Lin, Shicai
    Li, Tiecai
    Tang, Xianglong
    2007 IEEE INTERNATIONAL CONFERENCE ON MECHATRONICS AND AUTOMATION, VOLS I-V, CONFERENCE PROCEEDINGS, 2007, : 1240 - 1244