A low-power bus design using joint repeater insertion and coding

被引:2
|
作者
Sridhara, SR [1 ]
Shanbhag, NR [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
关键词
crosstalk; low-power; repeaters; coding;
D O I
10.1109/LPE.2005.195494
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we propose joint repeater insertion and crosstalk avoidance coding as a low-power alternative to repeater insertion for global bus design in nanometer technologies. We develop a methodology to calculate the repeater size and separation that minimize the total power dissipation for joint repeater insertion and coding for a specific delay target. This methodology is employed to obtain power vs. delay trade-offs for 130-nm, 90-nm, 65-nm, and 45-nm technology nodes. Using ITRS technology scaling data, we show that proposed technique provides 54%, 67%, and 69% power savings over optimally repeater-inserted 10-mm 32-bit bus at 90-nm, 65-nm, and 45-nm technology nodes, respectively, while achieving the same delay.
引用
收藏
页码:99 / 102
页数:4
相关论文
共 50 条
  • [21] Design theory and implementation for low-power segmented bus systems
    Jone, WB
    Wang, JS
    Lu, HI
    Hsu, IP
    Chen, JY
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2003, 8 (01) : 38 - 54
  • [22] Bus-invert coding for low-power I/O - A decomposition approach
    Hong, S
    Narayanan, U
    Chung, KS
    Kim, T
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 750 - 753
  • [23] Preceded two-dimensional coding method for low-power serial bus
    Shin, Y
    Jeong, DK
    ELECTRONICS LETTERS, 1999, 35 (18) : 1524 - 1526
  • [24] LOW-POWER INSTRUCTION ADDRESS BUS CODING WITH XOR-BITS ARCHITECTURE
    Fan, Chih-Peng
    Fang, Chia-Hao
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (01) : 45 - 57
  • [25] Graph-based codeword selection for memoryless low-power bus coding
    Gustafsson, O
    ELECTRONICS LETTERS, 2004, 40 (24) : 1531 - 1532
  • [26] Weight-based bus-invert coding for low-power applications
    Lin, RB
    Tsai, CM
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 121 - 125
  • [27] Bus-Invert Coding as a Low-Power Countermeasure Against Correlation Power Analysis Attack
    Vosoughi, M. Ali
    Wang, Longfei
    Kose, Selcuk
    2019 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2019,
  • [28] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [29] Low-power bus encoding using an adaptive hybrid algorithm
    Brahmbhatt, Avnish R.
    Zhang, Jingyi
    Wu, Qing
    Qiu, Qinru
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 987 - +
  • [30] Practical repeater insertion for low power: What repeater library do we need?
    Liu, X
    Peng, YT
    Papaefthyrniou, MC
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 25 (05) : 917 - 924