Robust multi-level current-mode on-chip interconnect signaling in the presence of process variations

被引:14
|
作者
Venkatraman, V [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1109/ISQED.2005.107
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel process-tolerant multilevel signaling system for on-chip interconnects. Novel multi-level driver and receiver designs are presented which are robust in the presence of process-induced parameter variation and uncertainties. Monte Carlo analyses show that the interconnect delay and total average power are normally distributed with a standard deviation of around 9.46% and 15.96% respectively for a 10mm line in 100nm technology. Individual parameter sensitivity analyses show that the total average power is most influenced by supply voltage and effective gate length, and delay is most influenced by interconnect resistance and capacitance. Yield of high performance and low power bins in 100nm technology under process variations using the proposed multi-level signaling system is 36.1%, yield of high performance bins is 27.3% and yield of low power bins is 25. 1 % and yield of bad bins is only 11.5%.
引用
收藏
页码:522 / 527
页数:6
相关论文
共 50 条
  • [31] A Current-Mode Buck Converter With Reconfigurable On-Chip Compensation and Adaptive Voltage Positioning
    Chen, Ching-Jan
    Lu, Shao-Hung
    Hsiao, Sheng-Fu
    Chen, Yung-Jen
    Huang, Jian-Rong
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2019, 34 (01) : 485 - 494
  • [32] Multi-Level Signaling for Chip-to-Chip and Backplane Communication (A Tutorial)
    Sheikholeslami, Ali
    ISMVL: 2009 39TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2009, : 203 - 207
  • [33] A low power current-mode pixel with on-chip FPN cancellation and digital shutter
    Bermak, A
    Boussaïd, F
    Bouzerdoum, A
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 345 - 348
  • [34] Current-Mode Full-Duplex Transceiver for Lossy On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (08) : 2026 - 2037
  • [35] A Novel On-chip Current-Sensing Structure for Current-mode DC-DC Converter
    Wang, Hongyi
    Hu, Xi
    Liu, Quanfeng
    Zhao, Gangdong
    Luo, Dongzhe
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [36] A Novel On-chip Current-Sensing Structure for Current-mode DC-DC Converter
    Wang, Hongyi
    Hu, Xi
    Liu, Quanfeng
    Zhao, Gangdong
    Luo, Dongzhe
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [37] Current mode on-chip interconnect using level-encoded two-phase dual-rail encoding
    Nigussie, Ethiopia
    Plosila, Juha
    Isoaho, Jouni
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 649 - 652
  • [38] A LOW POWER AND HIGH PERFORMANCE ON-CHIP INTERCONNECT USING CURRENT MODE SIGNALLING SCHEME
    Prabakaran, J.
    Ravi, V
    2013 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2013, : 803 - 808
  • [39] Process variations aware robust on-chip bus architecture synthesis for MPSoCs
    Pandey, Sujan
    Drechsler, Rolf
    Murgan, Tudor
    Glesner, Manfred
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2989 - 2992
  • [40] Near speed-of-light on-chip interconnects using pulsed current-mode signalling
    Jose, AP
    Patounakis, G
    Shepard, KL
    2005 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2005, : 108 - 111