Robust multi-level current-mode on-chip interconnect signaling in the presence of process variations

被引:14
|
作者
Venkatraman, V [1 ]
Burleson, W [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1109/ISQED.2005.107
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a novel process-tolerant multilevel signaling system for on-chip interconnects. Novel multi-level driver and receiver designs are presented which are robust in the presence of process-induced parameter variation and uncertainties. Monte Carlo analyses show that the interconnect delay and total average power are normally distributed with a standard deviation of around 9.46% and 15.96% respectively for a 10mm line in 100nm technology. Individual parameter sensitivity analyses show that the total average power is most influenced by supply voltage and effective gate length, and delay is most influenced by interconnect resistance and capacitance. Yield of high performance and low power bins in 100nm technology under process variations using the proposed multi-level signaling system is 36.1%, yield of high performance bins is 27.3% and yield of low power bins is 25. 1 % and yield of bad bins is only 11.5%.
引用
收藏
页码:522 / 527
页数:6
相关论文
共 50 条
  • [21] Current-mode full-duplex (CMFD) signaling for high-speed chip-to-chip interconnect
    Rao, P. Vijaya Sankara
    Mandal, Pradip
    MICROELECTRONICS JOURNAL, 2011, 42 (07) : 957 - 965
  • [22] Bidirectional current-mode capacitor multipliers for on-chip compensation
    Chen, Ke-Horng
    Chang, Chia-Jung
    Liu, Te-Hsien
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2008, 23 (01) : 180 - 188
  • [23] A closed-form delay formula for on-chip RLC interconnects in current-mode signaling
    Zhou, MC
    Liu, WT
    Sivaprakasam, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1082 - 1085
  • [24] Current-Mode Triline Transceiver for Coded Differential Signaling Across On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (09) : 2575 - 2587
  • [25] Current-Mode Simultaneous Bidirectional Transceiver for On-Chip Global Interconnects
    Wary, Nijwm
    Mandal, Pradip
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 19 - 24
  • [26] Multi-Level Analysis of On-Chip Optical Wireless Links
    Fuschini, Franco
    Barbiroli, Marina
    Calo, Giovanna
    Tralli, Velio
    Bellanca, Gaetano
    Zoli, Marco
    Dehkordi, Jinous Shafiei
    Nanni, Jacopo
    Alam, Badrul
    Petruzzelli, Vincenzo
    APPLIED SCIENCES-BASEL, 2020, 10 (01):
  • [27] Spintronic Switches for Ultralow Energy On-Chip and Interchip Current-Mode Interconnects
    Sharad, Mrigank
    Roy, Kaushik
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (08) : 1068 - 1070
  • [28] CMOS current-mode neural associative memory design with on-chip learning
    Wu, CY
    Lan, JF
    IEEE TRANSACTIONS ON NEURAL NETWORKS, 1996, 7 (01): : 167 - 181
  • [29] Current mode multi-level simultaneous bidirectional I/O scheme for chip-to-chip communications
    Yang, G
    Kim, YS
    Kang, SM
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5493 - 5496
  • [30] On-Chip Deep Neural Network Storage with Multi-Level eNVM
    Donato, Marco
    Reagen, Brandon
    Pentecost, Lillian
    Gupta, Udit
    Brooks, David
    Wei, Gu-Yeon
    2018 55TH ACM/ESDA/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2018,