A high-performance multi-match priority encoder for TCAM-based packet classifiers

被引:0
|
作者
Faiezipour, Miad [1 ]
Nourani, Mehrdad [1 ]
机构
[1] Univ Texas Dallas, Ctr Integrated Circuits & Syst, Richardson, TX 75083 USA
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper introduces a high-speed and low power multi-match priority encoder design applicable in many computer and networking systems. We propose a scalable multi-match prioritizer logic circuitry that can successively find all or the first r matched inputs in a set. The design is well suited for multi-match packet classification tasks that utilize content addressable memories as the search engine. We use a data partitioning scheme to efficiently reorganize input data for further performance improvement. A VLSI implementation of our design in 0.18 mu m technology can achieve speed that outperforms the conventional multi-match packet classifier design by more than an order of magnitude. Overall power consumption is reduced by more than 40% using innovative partitioning which limits the search to a small portion of TCAM cells.
引用
收藏
页码:85 / +
页数:2
相关论文
共 50 条
  • [41] High-performance implementation for graph-based packet classification algorithm on network processor
    Tang, YY
    Qian, L
    Bou-Diab, B
    Krishnamurthy, A
    Damm, G
    Wang, YK
    2004 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-7, 2004, : 1268 - 1272
  • [42] HashCache: High-Performance State Tracking for Resilient FPGA-based Packet Processing
    Offel, Michael
    Ley, Andreas
    Hager, Sven
    2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, : 364 - 364
  • [43] A High-Performance Dual-Context MQ Encoder Architecture Based on Extended Lookup Table
    Wu, Zhuolun
    Zhang, Wei
    Jing, Peng
    Liu, Yanyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (06) : 897 - 901
  • [44] Low-Power, High-Performance 64-bit CMOS Priority Encoder Using Static-Dynamic Parallel Architecture
    Balobas, Dimitrios
    Konofaos, Nikos
    2016 5TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2016,
  • [45] Towards high-performance packet processing on commodity multi-cores: current issues and future directions
    Tang Lu
    Yan JinLi
    Sun ZhiGang
    Li Tao
    Zhang MinXuan
    SCIENCE CHINA-INFORMATION SCIENCES, 2015, 58 (12) : 1 - 16
  • [46] Towards high-performance packet processing on commodity multi-cores: current issues and future directions
    TANG Lu
    YAN JinLi
    SUN ZhiGang
    LI Tao
    ZHANG MinXuan
    Science China(Information Sciences), 2015, 58 (12) : 28 - 43
  • [47] Resource Scheduling Based on Multi-Factor Priority for High Performance Requirements in WBANs
    Zhang, Zheng
    Lin, Jinzhao
    Li, Zhangyong
    IEEE CONFERENCE ON GLOBAL COMMUNICATIONS, GLOBECOM, 2023, : 6487 - 6492
  • [48] A Configurable FPGA-Based Traffic Generator for High-Performance Tests of Packet Processing Systems
    Tockhorn, Andreas
    Danielis, Peter
    Timmermann, Dirk
    ICIMP 2011: THE SIXTH INTERNATIONAL CONFERENCE ON INTERNET MONITORING AND PROTECTION, 2011, : 14 - 19
  • [49] In-band network telemetry system based on high-performance packet processing architecture VPP
    Pan T.
    Lin X.
    Zhang J.
    Huang T.
    Liu Y.
    Tongxin Xuebao/Journal on Communications, 2021, 42 (03): : 75 - 90
  • [50] An SFQ-based high-performance packet switch for next-generation high-end routers
    Yorozu, S
    Kameda, Y
    Tahara, S
    PHYSICA C, 2001, 357 : 1540 - 1543