A high-performance multi-match priority encoder for TCAM-based packet classifiers

被引:0
|
作者
Faiezipour, Miad [1 ]
Nourani, Mehrdad [1 ]
机构
[1] Univ Texas Dallas, Ctr Integrated Circuits & Syst, Richardson, TX 75083 USA
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
This paper introduces a high-speed and low power multi-match priority encoder design applicable in many computer and networking systems. We propose a scalable multi-match prioritizer logic circuitry that can successively find all or the first r matched inputs in a set. The design is well suited for multi-match packet classification tasks that utilize content addressable memories as the search engine. We use a data partitioning scheme to efficiently reorganize input data for further performance improvement. A VLSI implementation of our design in 0.18 mu m technology can achieve speed that outperforms the conventional multi-match packet classifier design by more than an order of magnitude. Overall power consumption is reduced by more than 40% using innovative partitioning which limits the search to a small portion of TCAM cells.
引用
收藏
页码:85 / +
页数:2
相关论文
共 50 条
  • [21] Ingredients to enhance the performance of two-stage TCAM-based packet classifiers in internet of things: greedy layering, bit auctioning and range encoding
    Abbasi, Mahdi
    Vakilian, Shakoor
    Fanian, Ali
    Khosravi, Mohammad R.
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2019, 2019 (01)
  • [22] A VLSI high-performance encoder with priority lookahead
    Delgado-Frias, JG
    Nyathi, J
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 59 - 64
  • [23] Ultra-low Leakage, High Fan-Out Neuro Connection Map with TCAM-based LUT, Localized Priority Encoder and Decoder-less SRAM
    Mani, Aarthy
    Li, Fei
    Ming, Wong Ming
    Tao, Luo
    Yang Liwei
    Paramasivam, Vishnu
    Anh Tuan Do
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [24] PPLTCAM: A parallel TCAM-based IP address lookup structure with high incremental update performance
    Wang, Fei
    Hong, Yi
    Xu, Cong
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (10):
  • [26] Multi-match Packet Classification on Memory-Logic Trade-off FPGA-based Architecture
    Zerbini, Carlos
    Finochietto, Jorge M.
    2013 IEEE 14TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE SWITCHING AND ROUTING (HPSR), 2013, : 121 - 127
  • [27] A VLSI high-performance priority encoder using zstandard CMOS library
    Abdel-hafeez, Saleh
    Harb, Shadi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (08) : 597 - 601
  • [28] D-TCAM: A High-Performance Distributed RAM Based TCAM Architecture on FPGAs
    Irfan, Muhammad
    Ullah, Zahid
    Cheung, Ray C. C.
    IEEE ACCESS, 2019, 7 : 96060 - 96069
  • [29] RETRACTED: Efficient soft error resiliency by multi-match packet classification using scalable TCAM implementation in FPGA (Retracted article. See vol. 103, 2023)
    Sakthi, K.
    Kumar, P. Nirmal
    MICROPROCESSORS AND MICROSYSTEMS, 2020, 74 (74)
  • [30] Compact and High-Performance TCAM Based on Scaled Double-Gate FeFETs
    Liu, Liu
    Kumar, Shubham
    Thomann, Simon
    Anirouch, Hussam
    Hu, Xiaobo Sharon
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,