Cross By Pass-Mesh Architecture for on-Chip Communication

被引:5
|
作者
Gulzari, Usman Ali [1 ]
Anjum, Sheraz [2 ]
Agha, Shahrukh [1 ]
机构
[1] COMSATS Inst Informat Technol, Dept Elect Engn, Islamabad, Pakistan
[2] COMSATS Inst Informat Technol, Dept Elect Engn, Wah Cantt, Pakistan
关键词
Network-on-chip; System-on-chip; Router; Topology design; NETWORKS;
D O I
10.1109/MCSoC.2015.51
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-chip (NoC) is a new paradigm of System on chip (SoC). It has become a great focus of research by many groups during this era. Among all the on chip communication architectures that have been proposed until now, Mesh has proved to be the best architecture for implementation due to its simple and regular interconnection structure. In this paper, we present a new interconnect network architecture known as cross by pass mesh (CBP-Mesh) for on chip communication. The CBP-Mesh is much like traditional Mesh with the addition of two cross by pass links. By adding these cross by pass links, the number of hops in the networks and overall latency is reduced. The comparative analysis with other similar topologies like Mesh, Tours, 2DDgl-Mesh, SD-Mesh, X-Mesh and C2-Mesh, shows that the proposed topology outperforms in terms of latency. In the proposed architecture, the packets are routed towards their destinations in less time. These architectures are analyzed and compared in terms of topology characteristic, performance and cost of networks. Moreover results show that the proposed architecture perform better with respect to area utilization and power consumption.
引用
收藏
页码:267 / 274
页数:8
相关论文
共 50 条
  • [21] Fraction Control Bus: A new SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    ESA '05: PROCEEDINGS OF THE 2005 INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS AND APPLICATIONS, 2005, : 124 - 129
  • [22] Secure On-Chip Communication Architecture for Reconfigurable Multi-Core Systems
    Saeed, Ahmed
    Ahmadinia, Ali
    Just, Mike
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (08)
  • [23] High-bandwidth on-chip communication architecture for general purpose computing
    Forsell, Martti
    Leppanen, Ville
    WMSCI 2005: 9TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL 4, 2005, : 1 - 6
  • [24] On-Chip Communication Architecture Exploration for Processor-Pool-based MPSoC
    Joo, Young-Pyo
    Kim, Sungchan
    Ha, Soonhoi
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 466 - 471
  • [25] Genetic Algorithm Based On-Chip Communication Link Reconfiguration for Efficient On-Chip Communication
    Hemalatha, S. Beulah
    Vigneswaran, T.
    2017 INTERNATIONAL CONFERENCE ON ALGORITHMS, METHODOLOGY, MODELS AND APPLICATIONS IN EMERGING TECHNOLOGIES (ICAMMAET), 2017,
  • [26] Efficient and scalable cross-by-pass-mesh topology for networks-on-chip
    Gulzari, Usman Ali
    Anjum, Sheraz
    Aghaa, Shahrukh
    Khan, Sarzamin
    Torres, Frank Sill
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2017, 11 (04): : 140 - 148
  • [27] An isometric on-chip multiprocessor architecture
    Ogoubi, Etienne
    Hafid, Abdel Hakim
    Turcotte, Marcel
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 991 - +
  • [28] Integrated On-Chip Antennas for Chip-to-Chip Communication
    Yordanov, Hristomir H.
    Russer, Peter
    2008 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM, VOLS 1-9, 2008, : 41 - 44
  • [29] An on-chip CDMA communication network
    Wang, Xin
    Nurmi, Jari
    2005 International Symposium on System-On-Chip, Proceedings, 2005, : 155 - 160
  • [30] Dynamic fraction control bus: New SOC on-chip communication architecture design
    Wang, N
    Bayoumi, MA
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 199 - 202