Reconfigurable hardware implementations for lifting-based DWT image processing algorithms

被引:1
|
作者
Khanfir, Sami [1 ]
Jemni, Mohamed [1 ]
机构
[1] Ecole Super Sci & Tech Tunis, Res Unit Technol Informat & Commun, Tunis, Tunisia
关键词
D O I
10.1109/ICESS.2008.78
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel fast scheme for Discrete Wavelet Transform (DWT) was lately introduced under the name of lifting scheme [4, 10]. This new scheme presents many advantages over the convolution-based approach [10, 11]. For instance it is very suitable for parallelization. In this paper we present two new FPGA-based parallel implementations of the DWT lifting-based scheme. The first implementation uses pipelining, parallel processing and data reuse to increase the speed up of the algorithm. In the second architecture a controller is introduced to deploy dynamically a suitable number of clones accordingly to the available hardware resources on a targeted environment. These two architectures are able of processing large size incoming images or multi framed images in real-time. The simulations driven on a Xilinx Virtex-5 FPGA environment has proven the practical efficiency of our contribution. In fact, the first architecture has given an operating frequency of 289 MHz, and the second architecture demonstrated the controller's capabilities of determining the true available resources needed for a successful deployment of independent clones, over a targeted FPGA environment and processing the task in parallel.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [31] Reconfigurable hardware for real time image processing
    Kessal, L
    Demigny, D
    Boudouani, N
    Bourguiba, R
    2000 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2000, : 110 - 113
  • [32] Reconfigurable Hardware Objects for Image Processing on FPGAs
    Kloub, Jan
    Honzik, Petr
    Danek, Martin
    PROCEEDINGS OF THE 13TH IEEE SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2010, : 121 - 122
  • [33] Real time image processing with reconfigurable hardware
    Vega-Rodríguez, MA
    Sánchez-Pérez, JM
    Gómez-Pulido, JA
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 213 - 216
  • [34] Weighted adaptive lifting-based wavelet transform for image coding
    Liu, Yu
    Ngan, King Ngi
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2008, 17 (04) : 500 - 511
  • [35] A Novel Image Encryption Algorithm Based on Lifting-based Wavelet Transform
    Zuo, Jinglong
    Cui, Delong
    Gong, Yunfeng
    Liu, Mei
    2015 2ND INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND CONTROL ENGINEERING ICISCE 2015, 2015, : 33 - 36
  • [36] Adaptive directional lifting-based wavelet transform for image coding
    Ding, Wenpeng
    Wu, Feng
    Wu, Xiaolin
    Li, Shipeng
    Li, Houqiang
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2007, 16 (02) : 416 - 427
  • [37] An Efficient Hardware Architecture for Block Based Image Processing Algorithms
    Kryjak, Tomasz
    Gorgon, Marek
    Komorkiewicz, Mateusz
    APPLIED RECONFIGURABLE COMPUTING, ARC 2016, 2016, : 54 - 65
  • [38] FIDP: A novel architecture for lifting-based 2D DWT in JPEG2000
    Li, Bao-Feng
    Dou, Yong
    ADVANCES IN MULTIMEDIA MODELING, PT 2, 2007, 4352 : 373 - +
  • [39] FPGA Based Hardware Architectures for Iterative Algorithms Implementations
    Belean, Bogdan
    Borda, Monica
    Bot, Adrian
    2013 36TH INTERNATIONAL CONFERENCE ON TELECOMMUNICATIONS AND SIGNAL PROCESSING (TSP), 2013, : 751 - 754
  • [40] Directional lifting-based wavelet transform for multiple description image coding
    Yin, Baocai
    Li, Xin
    Shi, Yunhui
    Zhang, Feizhou
    Zhang, Nan
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2008, 23 (01) : 42 - 57