Reconfigurable hardware implementations for lifting-based DWT image processing algorithms

被引:1
|
作者
Khanfir, Sami [1 ]
Jemni, Mohamed [1 ]
机构
[1] Ecole Super Sci & Tech Tunis, Res Unit Technol Informat & Commun, Tunis, Tunisia
关键词
D O I
10.1109/ICESS.2008.78
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel fast scheme for Discrete Wavelet Transform (DWT) was lately introduced under the name of lifting scheme [4, 10]. This new scheme presents many advantages over the convolution-based approach [10, 11]. For instance it is very suitable for parallelization. In this paper we present two new FPGA-based parallel implementations of the DWT lifting-based scheme. The first implementation uses pipelining, parallel processing and data reuse to increase the speed up of the algorithm. In the second architecture a controller is introduced to deploy dynamically a suitable number of clones accordingly to the available hardware resources on a targeted environment. These two architectures are able of processing large size incoming images or multi framed images in real-time. The simulations driven on a Xilinx Virtex-5 FPGA environment has proven the practical efficiency of our contribution. In fact, the first architecture has given an operating frequency of 289 MHz, and the second architecture demonstrated the controller's capabilities of determining the true available resources needed for a successful deployment of independent clones, over a targeted FPGA environment and processing the task in parallel.
引用
收藏
页码:283 / 290
页数:8
相关论文
共 50 条
  • [21] Lifting-based reversible color transformations for image compression
    Malvar, Henrique S.
    Sullivan, Gary J.
    Srinivasan, Sridhar
    APPLICATIONS OF DIGITAL IMAGE PROCESSING XXXI, 2008, 7073
  • [22] Parallel image processing with agent-based reconfigurable hardware
    Naji, HR
    Etzkorn, L
    Adhami, R
    Wells, BE
    PARALLEL AND DISTRIBUTED COMPUTING SYSTEMS, 2002, : 476 - 481
  • [23] Efficient FPGA Implementations of Lifting based DWT using Partial Reconfiguration
    Basiri, Mohamed Asan M.
    Bharadwaja, P. V. S. R.
    2023 36TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2023 22ND INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, VLSID, 2023, : 319 - 324
  • [24] An Internal Folded Hardware-Efficient Architecture for Lifting-Based Multi-Level 2-D 9/7 DWT
    Zhang, Wei
    Wu, Changkun
    Zhang, Pan
    Liu, Yanyan
    APPLIED SCIENCES-BASEL, 2019, 9 (21):
  • [25] Efficient Parallel Hardware Architecture for Lifting-Based Discrete Wavelet Transform
    Hao, Yanling
    Liu, Ying
    Wang, Renlong
    2008 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-11, 2008, : 706 - 710
  • [26] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Chunhui Zhang
    Yun Long
    Fadi Kurdahi
    Journal of Real-Time Image Processing, 2007, 2 : 281 - 291
  • [27] A hierarchical pipelining architecture and FPGA implementation for lifting-based 2-D DWT
    Zhang, Chunhui
    Long, Yun
    Kurdahi, Fadi
    JOURNAL OF REAL-TIME IMAGE PROCESSING, 2007, 2 (04) : 281 - 291
  • [28] A LIFTING-BASED DWT AND IDWT PROCESSOR WITH MULTI-CONTEXT CONFIGURATION AND NORMALIZATION FACTOR
    Guntoro, Andre
    Glesner, Manfred
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 478 - 481
  • [29] AFFORDABLE IMPLEMENTATIONS OF IMAGE-PROCESSING ALGORITHMS
    HARLAND, WL
    EVERSOLE, WL
    PROCEEDINGS OF THE SOCIETY OF PHOTO-OPTICAL INSTRUMENTATION ENGINEERS, 1982, 360 : 151 - 162
  • [30] Compiling image processing applications to reconfigurable hardware
    Rinker, R
    Hammes, J
    Najjar, WA
    Böhm, W
    Draper, B
    IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, PROCEEDINGS, 2000, : 56 - 65