Clock Signal Phase Alignment System for Daisy Chained Integrated Circuits

被引:0
|
作者
Wojciechowski, Andrzej A. [1 ]
Marcinek, Krzysztof [1 ,2 ]
Pleskacz, Witold A. [1 ]
机构
[1] Warsaw Univ Technol, Inst Microelect & Optoelect, Warsaw, Poland
[2] ChipCraft Sp Zoo, Lublin, Poland
关键词
clock signal; synchronization; daisy chain; phase synchronization; phase alignment; modular arithmetic;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase difference of the clock signals is a critical factor in high precision synchronization of interconnected integrated circuits. In order to synchronize a daisy-chained set of individual systems, a novel concept of clock signal phase alignment circuit as well as calibration algorithm were developed. The work describes a high-level analog circuit and the calibration procedure implemented in the digital control module. The high-level implementation was tested using Verilog HDL language and conclusions are presented. Moreover, the required features and recognized restrictions are also discussed.
引用
收藏
页码:89 / 92
页数:4
相关论文
共 50 条
  • [31] Skew measurements in clock distribution circuits using an analytic signal method
    Yamaguchi, TJ
    Soma, M
    Nissen, JP
    Halter, DE
    Raina, R
    Ishida, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (07) : 997 - 1009
  • [32] A signal dependent clock feedthrough cancellation technique for switched current circuits
    Takagiwa, T
    Hyogo, A
    Sekine, K
    ELECTRONICS AND COMMUNICATIONS IN JAPAN PART II-ELECTRONICS, 1997, 80 (09): : 26 - 34
  • [33] Energy Efficient Swing signal generation circuits for clock distribution networks
    Mohammad, Khader
    Liu, Bao
    Agaian, Sos
    2009 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN AND CYBERNETICS (SMC 2009), VOLS 1-9, 2009, : 3495 - 3498
  • [34] Automatic phase alignment for a fully integrated Cartesian feedback power amplifier system
    Dawson, JL
    Lee, TH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (12) : 2269 - 2279
  • [35] Clock Distribution Architectures for 3-D SOI Integrated Circuits
    Pavlidis, Vasilis F.
    Savidis, Ioannis
    Friedman, Eby G.
    2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 111 - 112
  • [36] Clock Tree Synthesis for Heterogeneous 3-D Integrated Circuits
    Daulagala, Isuru
    Savidis, Ioannis
    2017 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2017,
  • [37] Comparison between electrical and optical clock distribution for CMOS integrated circuits
    Cassan, E
    Marris, D
    Rouvière, M
    Laval, S
    Vivien, L
    Koster, A
    MICRO-OPTICS, VCSELS, AND PHOTONIC INTERCONNECTS, 2004, 5453 : 89 - 100
  • [38] Test Generation for Clock-Domain Crossing Faults in Integrated Circuits
    Karimi, Naghmeh
    Chakrabarty, Krishnendu
    Gupta, Pallav
    Patil, Srinivas
    DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2012), 2012, : 406 - 411
  • [39] The circadian system: circuits-cells-clock genes
    Horst-Werner Korf
    Jörg H. Stehle
    Cell and Tissue Research, 2002, 309 : 1 - 2
  • [40] The circadian system: circuits-cells-clock genes
    Korf, HW
    Stehle, JH
    CELL AND TISSUE RESEARCH, 2002, 309 (01) : 1 - 2