True Random Number Generator embedded in reconfigurable hardware

被引:0
|
作者
Fischer, V [1 ]
Drutarovsky, M
机构
[1] Univ St Etienne, UMR CNRS 5516, Lab Traitement Signal & Instrumentat, St Etienne, France
[2] Tech Univ Kosice, Dept Elect & Multimedia Commun, Kosice 04120, Slovakia
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new True Random Number Generator (TRNG) based on an analog Phase-Locked Loop (PLL) implemented in a digital Altera Field Programmable Logic Device (FPLD). Starting with an analysis of the one available on chip source of randomness - the PLL synthesized low jitter clock signal, a new simple and reliable method of true randomness extraction is proposed. Basic assumptions about statistical properties of jitter signal are confirmed by testing of mean value of the TRNG output signal. The quality of generated true random numbers is confirmed by passing standard NIST statistical tests. The described TRNG is tailored for embedded System-On-a-Programmable-Chip (SOPC) cryptographic applications and can provide a good quality true random bit-stream with throughput of several tens of kilobits per second. The possibility of including the proposed TRNG into a SOPC design significantly increases the system security of embedded cryptographic hardware.
引用
收藏
页码:415 / 430
页数:16
相关论文
共 50 条
  • [11] 28 nm RRAM-based reconfigurable true random number generator
    Song C.
    Zheng C.
    Chen C.
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2024, 58 (07): : 1516 - 1523
  • [12] CSRO-Based Reconfigurable True Random Number Generator Using RRAM
    Govindaraj, Rekha
    Ghosh, Swaroop
    Katkoori, Srinivas
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (12) : 2661 - 2670
  • [13] RAVA: An Open Hardware True Random Number Generator Based on Avalanche Noise
    Guerrer, Gabriel
    IEEE ACCESS, 2023, 11 : 119568 - 119583
  • [14] A mechanical true random number generator
    Akashi, Nozomi
    Nakajima, Kohei
    Shibayama, Mitsuru
    Kuniyoshi, Yasuo
    NEW JOURNAL OF PHYSICS, 2022, 24 (01):
  • [15] Embedded electronic circuits for cryptography, hardware security and true random number generation: an overview
    Acosta, Antonio J.
    Addabbo, Tommaso
    Tena-Sanchez, Erica
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2017, 45 (02) : 145 - 169
  • [16] A simple PLL-based true random number generator for embedded digital systems
    Drutarovsky, M
    Simka, M
    Fischer, V
    Celle, F
    COMPUTING AND INFORMATICS, 2004, 23 (5-6) : 501 - 515
  • [17] Reconfigurable hardware implementation of a Random Number Generator based on 2-D Cellular Automata
    Guitouni, Zied
    Machhout, Mohsen
    Tourki, Rached
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 68 - +
  • [18] A dynamically reconfigurable entropy source circuit for high-throughput true random number generator
    Jin, Liyu
    Yi, Maoxiang
    Xiao, Yuan
    Sun, Lifa
    Lu, Yingchun
    Liang, Huaguo
    MICROELECTRONICS JOURNAL, 2023, 133
  • [19] Efficient hardware implementation and analysis of true random-number generator based on beta source
    Park, Seongmo
    Gun Choi, Byoung
    Kang, Taewook
    Park, Kyunghwan
    Kwon, Youngsu
    Kim, Jongbum
    ETRI JOURNAL, 2020, 42 (04) : 518 - 526
  • [20] A 2.92μW hardware random number generator
    Holleman, Jeremy
    Otis, Brian
    Bridges, Seth
    Mitros, Ania
    Diorio, Chris
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 134 - +