Integrated Power Delivery Methodology for 3D ICs

被引:5
|
作者
Safari, Yousef [1 ]
Vaisband, Boris [1 ]
机构
[1] McGill Univ, Heterogeneous Integrat Knowledge THInK Team, Dept Elect & Comp Engn, Montreal, PQ, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Power delivery; 3D IC; fully integrated converter; FIVR; through substrate via; TSV; DIE SOLENOID INDUCTOR; PLANAR MAGNETIC CORE; VOLTAGE REGULATOR;
D O I
10.1109/ISQED54688.2022.9806286
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Efficient power delivery is a critical enabler for the future of three-dimensional integrated circuits (3D ICs). To this end, on-chip power demand, impedance of power delivery paths (on- and off-chip), and heat dissipation, need to be considered simultaneously. Given the high off-chip porosities, power conversion within the 3D stack (on-chip) is a promising solution to overcome key power delivery challenges in 3D ICs. Recent developments in fabrication of high-density on-chip passive components have paved the way for the implementation of fully integrated voltage regulators (FIVRs). This work builds on the FIVR approach to propose an efficient integrated power delivery methodology for 3D ICs. In the proposed methodology, depending on the number of layers and the power characteristics of each layer, one or more layers of the 3D structure are dedicated to power conversion, regulation, and management. A case study of a five-layer 3D IC is considered where the proposed methodology is compared with conventional and FIVR-based approaches under, both, static and transient conditions. The proposed methodology exhibits a reduction in power loss and voltage drop of, respectively, 5X and 24X, while occupying a significantly smaller horizontal area, as compared to the other approaches.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [41] Resource Allocation Methodology for Through Silicon Vias and Sleep Transistors in 3D ICs
    Wang, Hailang
    Salman, Emre
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 523 - 527
  • [42] New Power Delivery Scheme for 3D ICs to Minimize Simultaneous Switching Noise for High Speed I/Os
    Zhang, David C.
    Swaminathan, Madhavan
    Huh, Suzanne
    2012 IEEE 21ST CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2012, : 87 - 90
  • [43] Power delivery network design for 3D SIP integrated over silicon interposer platform
    Lee, Heeseok
    Choi, Yun-Seok
    Song, Eunseok
    Choi, Kiwon
    Cho, Taeje
    Kang, Sayoun
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1193 - +
  • [44] 3D ICs: A progress report
    Vardaman, E. Jan
    Advancing Microelectronics, 2014, 41 (03): : 6 - 7
  • [45] Get The Lowdown On 3D ICs
    不详
    MICROWAVES & RF, 2012, 51 (02) : 26 - 26
  • [46] CAD Challenges for 3D ICs
    Kung, David
    Puri, Ruchir
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 421 - 422
  • [47] 3D ICs in the Real World
    James, Dick
    2014 25TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2014, : 113 - 119
  • [48] Buffer Planning for 3D ICs
    Dong, Sheqin
    Bai, Hongjie
    Hong, Xianlong
    Goto, Satoshi
    ISCAS: 2009 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-5, 2009, : 1735 - +
  • [49] Road to High-Performance 3D ICs: Performance Optimization Methodologies for Monolithic 3D ICs
    Chang, Kyungwook
    Pentapati, Sai
    Shim, Da Eun
    Lim, Sung Kyu
    PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED '18), 2018, : 188 - 193
  • [50] Analysis of the Impact of Power Distribution on the Efficiency of Microchannel Cooling in 3D ICs
    Zajac, Piotr
    Maj, Cezary
    Napieralski, Andrzej
    2016 22ND INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2016, : 90 - 95