Integrated Power Delivery Methodology for 3D ICs

被引:5
|
作者
Safari, Yousef [1 ]
Vaisband, Boris [1 ]
机构
[1] McGill Univ, Heterogeneous Integrat Knowledge THInK Team, Dept Elect & Comp Engn, Montreal, PQ, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Power delivery; 3D IC; fully integrated converter; FIVR; through substrate via; TSV; DIE SOLENOID INDUCTOR; PLANAR MAGNETIC CORE; VOLTAGE REGULATOR;
D O I
10.1109/ISQED54688.2022.9806286
中图分类号
R318 [生物医学工程];
学科分类号
0831 ;
摘要
Efficient power delivery is a critical enabler for the future of three-dimensional integrated circuits (3D ICs). To this end, on-chip power demand, impedance of power delivery paths (on- and off-chip), and heat dissipation, need to be considered simultaneously. Given the high off-chip porosities, power conversion within the 3D stack (on-chip) is a promising solution to overcome key power delivery challenges in 3D ICs. Recent developments in fabrication of high-density on-chip passive components have paved the way for the implementation of fully integrated voltage regulators (FIVRs). This work builds on the FIVR approach to propose an efficient integrated power delivery methodology for 3D ICs. In the proposed methodology, depending on the number of layers and the power characteristics of each layer, one or more layers of the 3D structure are dedicated to power conversion, regulation, and management. A case study of a five-layer 3D IC is considered where the proposed methodology is compared with conventional and FIVR-based approaches under, both, static and transient conditions. The proposed methodology exhibits a reduction in power loss and voltage drop of, respectively, 5X and 24X, while occupying a significantly smaller horizontal area, as compared to the other approaches.
引用
收藏
页码:114 / 119
页数:6
相关论文
共 50 条
  • [21] Four-tier Monolithic 3D ICs: Tier Partitioning Methodology and Power Benefit Study
    Kim, Kwang Min
    Sinha, Saurabh
    Cline, Brian Tracy
    Yeric, Greg
    Lim, Sung Kyu
    ISLPED '16: PROCEEDINGS OF THE 2016 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2016, : 70 - 75
  • [22] General Floorplanning Methodology for 3D ICs with An Arbitrary Bonding Style
    Lin, Jai-Ming
    Huang, Chien-Yu
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1199 - 1202
  • [23] Power efficiency of 3D vs 2D ICs
    Chrzanowska-Jeske, M.
    Ahmed, Mohammad A.
    2013 IEEE FAIBLE TENSION FAIBLE CONSOMMATION (FTFC), 2013,
  • [24] Oscillation Ring Testing Methodology of TSVs in 3D Stacked ICs
    Harb, Shadi M. S.
    Eisenstadt, William
    2016 2ND IEEE NORDIC CIRCUITS AND SYSTEMS CONFERENCE (NORCAS), 2016,
  • [25] Scan Chain and Power Delivery Network Synthesis for Pre-Bond Test of 3D ICs
    Panth, Shreepad
    Lim, Sung Kyu
    2011 IEEE 29TH VLSI TEST SYMPOSIUM (VTS), 2011, : 26 - 31
  • [26] 3D Heterogeneous Integrated Systems: Liquid Cooling, Power Delivery, and Implementation
    Bakir, Muhannad S.
    King, Calvin
    Sekar, Deepak
    Thacker, Hiren
    Dang, Bing
    Huang, Gang
    Naeemi, Azad
    Meindl, James D.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 663 - 670
  • [27] Power Constraints Test Scheduling of 3D Stacked ICs
    Roy, Surajit Kumar
    Sengupta, Joy Sankar
    Giri, Chandan
    Rahaman, Hafizur
    2013 8TH INTERNATIONAL DESIGN AND TEST SYMPOSIUM (IDT), 2013,
  • [28] Integrated Interlayer Via Planning and Pin Assignment for 3D ICs
    He, Xu
    Dong, Sheqin
    Hong, Xianlong
    Goto, Satoshi
    11TH INTERNATIONAL WORKSHOP ON SYSTEM-LEVEL INTERCONNECT PREDICTION (SLIP 09), 2009, : 99 - 104
  • [29] Power Delivery Solutions and PPA Impacts in Micro-Bump and Hybrid-Bonding 3D ICs
    Zhu, Lingjun
    Jo, Chanmin
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2022, 12 (12): : 1969 - 1982
  • [30] A Test Integration Methodology for 3D Integrated Circuits
    Chou, Che-Wei
    Li, Jin-Fu
    Chen, Ji-Jan
    Kwai, Ding-Ming
    Chou, Yung-Fa
    Wu, Cheng-Wen
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 377 - 382