Chip-Level Programming of Heterogeneous Multiprocessors

被引:0
|
作者
Otoom, Mwaffaq [1 ]
Paul, JoAnn M. [2 ]
机构
[1] Yarmouk Univ, Dept Comp Engn, Irbid 21163, Jordan
[2] Virginia Tech, Dept Elect & Comp Engn, Arlington, VA 22203 USA
来源
2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT) | 2015年
关键词
Chip Heterogeneous Multiprocessors; Chip Level Programming; Programming Primitives; Programmer's Views; Scalability; Scenario-Oriented Design; Triggering; Usage Patterns; SYSTEMS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Chip Heterogeneous Multiprocessors (CHMs) are increasingly emerging as a means to optimize energy and performance over a wide spectrum of application programs. However, unlike traditional processors no programming model has been developed for CHMs. This paper proposes a set of programming primitives and benchmarking strategies for CHMs. We demonstrate our proposal by showing how architects can evaluate and program chip level behavior directly and not simply rely upon traditional one size fits all schedulers. We evaluate a chip level program in terms of triggering frequency and global control state primitives for several benchmark usage patterns. Our cell phone example shows performance improvement over a baseline design by an average of 57%. System response time is improved by as much as 35%, compared to a traditional dynamic scheduler with 22% energy savings.
引用
收藏
页码:20 / 25
页数:6
相关论文
共 50 条
  • [41] Robust Chip-Level Clock Tree Synthesis
    Rajaram, Anand
    Pan, David Z.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (06) : 877 - 890
  • [42] Emerging technologies for chip-level optical interconnects
    Oktyabrsky, S
    Castracane, J
    Kaloyeros, A
    OPTOELECTRONIC INTERCONNECTS, INTEGRATED CIRCUITS, AND PACKAGING, 2002, 4652 : 213 - 224
  • [43] Very fast chip-level thermal analysis
    Nakabayashi, Keiji
    Nakabayashi, Tamiyo
    Nakajima, Kazuo
    13TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATION OF ICS AND SYSTEMS, PROCEEDINGS, 2007, : 82 - +
  • [44] Chip-level channel equalization in WCDMA downlink
    Hooli, K
    Juntti, M
    Heikkilä, MJ
    Komulainen, P
    Latva-aho, M
    Lilleberg, J
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2002, 2002 (08) : 757 - 770
  • [45] Designing Chip-Level Nanophotonic Interconnection Networks
    Batten, Christopher
    Joshi, Ajay
    Stojanovic, Vladimir
    Asanovic, Krste
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2012, 2 (02) : 137 - 153
  • [46] An ILP formulation for task scheduling on Heterogeneous Chip Multiprocessors
    Tosun, Suleyman
    Mansouri, Nazanin
    Kandemir, Mahmut
    Ozturk, Ozcan
    COMPUTER AND INFORMATION SCIENCES - ISCIS 2006, PROCEEDINGS, 2006, 4263 : 267 - 276
  • [47] A star network approach in heterogeneous multiprocessors system on chip
    Wang, Chao
    Li, Xi
    Zhang, Junneng
    Zhou, Xuehai
    Wang, Aili
    JOURNAL OF SUPERCOMPUTING, 2012, 62 (03): : 1404 - 1424
  • [48] A star network approach in heterogeneous multiprocessors system on chip
    Chao Wang
    Xi Li
    Junneng Zhang
    Xuehai Zhou
    Aili Wang
    The Journal of Supercomputing, 2012, 62 : 1404 - 1424
  • [49] Multiuser CDMA with a chip-level interference cancellation technique
    Dunyak, J
    Suprin, C
    MILCOM 2003 - 2003 IEEE MILITARY COMMUNICATIONS CONFERENCE, VOLS 1 AND 2, 2003, : 358 - 362
  • [50] Chip-Level Design and Optimization for Digital Microfluidic Biochips
    Huang, Tsung-Wei
    Lin, Yan-You
    Chang, Jia-Wen
    Ho, Tsung-Yi
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,