Chip-Level Programming of Heterogeneous Multiprocessors

被引:0
|
作者
Otoom, Mwaffaq [1 ]
Paul, JoAnn M. [2 ]
机构
[1] Yarmouk Univ, Dept Comp Engn, Irbid 21163, Jordan
[2] Virginia Tech, Dept Elect & Comp Engn, Arlington, VA 22203 USA
来源
2015 10TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT) | 2015年
关键词
Chip Heterogeneous Multiprocessors; Chip Level Programming; Programming Primitives; Programmer's Views; Scalability; Scenario-Oriented Design; Triggering; Usage Patterns; SYSTEMS;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Chip Heterogeneous Multiprocessors (CHMs) are increasingly emerging as a means to optimize energy and performance over a wide spectrum of application programs. However, unlike traditional processors no programming model has been developed for CHMs. This paper proposes a set of programming primitives and benchmarking strategies for CHMs. We demonstrate our proposal by showing how architects can evaluate and program chip level behavior directly and not simply rely upon traditional one size fits all schedulers. We evaluate a chip level program in terms of triggering frequency and global control state primitives for several benchmark usage patterns. Our cell phone example shows performance improvement over a baseline design by an average of 57%. System response time is improved by as much as 35%, compared to a traditional dynamic scheduler with 22% energy savings.
引用
收藏
页码:20 / 25
页数:6
相关论文
共 50 条
  • [31] Chip-level electromigration reliability for Cu interconnects
    Gall, M
    Oh, C
    Haznedar, H
    Grinshpon, A
    Zolotov, V
    Ku, P
    Panda, R
    Demircan, E
    Müller, J
    Justison, P
    Ramakrishna, K
    Thrasher, S
    Hernandez, R
    Herrick, M
    Fox, R
    Boeck, B
    Kawasaki, H
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2004, 741 : 73 - 84
  • [32] Practical Implications of Chip-Level Statistical Electromigration
    Schmitz, Anthony
    2012 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2012,
  • [33] MOEMS chip-level optical fiber interconnect
    Deeds, MA
    Sandborn, PA
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2005, 28 (04): : 612 - 618
  • [34] A chip-level electrostatic discharge simulation strategy
    Qian, HF
    Kozhaya, JN
    Nassif, SR
    Sapatnekar, SS
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 315 - 318
  • [35] A buffer planning algorithm for chip-level floorplanning
    CHEN Song
    Department of Computer Science and Engineering
    Department of Computer Science
    Science in China(Series F:Information Sciences), 2004, (06) : 763 - 776
  • [37] A Chip-level Disposable Optofluidic Device for Biosensing
    Liu, H.
    Zhang, N.
    Shiah, Z. C.
    Zhou, X.
    NEMS/MEMS TECHNOLOGY AND DEVICES, 2009, 74 : 91 - +
  • [38] Chip-level soft error estimation method
    Nguyen, HT
    Yagil, Y
    Seifert, N
    Reitsma, M
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (03) : 365 - 381
  • [39] Chip-Level HARQ Chase Combining for HSUPA
    Tolba, Mohamed Et
    Saoudi, Samir
    Visoz, Raphael
    Ait-Idir, Tarik
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2009, 2009
  • [40] Emission microscopy locates chip-level defects
    Hurley, DT
    LASER FOCUS WORLD, 1999, 35 (11): : S15 - S18