A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch

被引:11
|
作者
Cui, Xiaole [1 ,2 ]
Zhang, Qixue [1 ,2 ]
Cui, Xiaoxin [3 ]
机构
[1] Peking Univ, Key Lab Integrated Microsyst, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peng Cheng Lab, Dept AI, Shenzhen 518055, Peoples R China
[3] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Latches; Inverters; MOSFET; Transistors; Logic gates; Transient analysis; Circuit faults; Low cost; Latch; radiation hardening by design; single event transient; multiple node upset; DESIGN;
D O I
10.1109/TDMR.2022.3141427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single event upset (SEU) in integrated circuit (IC) occurs due to the striking of heavy charged particles. It results in the multiple node upset (MNU) problem frequently, with the scaling down of semiconductor devices. To address this challenge, the radiation hardening by design (RHBD) methods of circuit are required, in addition to the layout and device level radiation hardening techniques. The latch is one of the basic components of logic circuit, and the RHBD method of latch circuit is still an open issue. The Muller C-element (MCE) and/or the dual interlocked storage cell (DICE) based RHBD methods for latch circuit introduce too much area overhead, because of the redundant circuit structures. This work proposes a new design method of the low-cost multiple-node-upset-tolerant latch without the MCE and DICE modules. For the N-Node-Upset-Tolerant latch, the proposed RHBD latch only consists of N input-split inverters, 2N CMOS transmission gates and one Schmidt trigger. The generic design method is discussed, and a quadruple-node-upset-tolerant latch is designed and analyzed as an instance. The simulation results show that the RHBD latches designed by the proposed scheme consume less area and power compared with those previous counterparts.
引用
收藏
页码:50 / 58
页数:9
相关论文
共 50 条
  • [31] Design of Novel and Low Cost Triple-node Upset Self-recoverable Latch
    BAI Na
    MING Tianbo
    XU Yaohua
    WANG Yi
    LI Yunfei
    LI Li
    原子能科学技术, 2023, 57 (12) : 2326 - 2336
  • [32] A Low-Cost Quadruple-Node-Upsets Resilient Latch Design
    He, Luchang
    Xie, Chenchen
    Wu, Qingyu
    Xu, Siqiu
    Chen, Houpeng
    Ding, Xing
    Li, Xi
    Song, Zhitang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (10) : 1930 - 1939
  • [33] A Double Node Upset tolerant SR latch using C-element
    Takahashi, Shogo
    Namba, Kazuteru
    2022 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN, IEEE ICCE-TW 2022, 2022, : 101 - 102
  • [34] Complete Double Node Upset Tolerant Latch Using C-Element
    Yamamoto, Yuta
    Namba, Kazuteru
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2020, E103D (10): : 2125 - 2132
  • [35] A Soft-Error-Immune Quadruple-Node-Upset Tolerant Latch
    Huang, Zhengfeng
    Duan, Lanxi
    Zhang, Yan
    Ni, Tianming
    Yan, Aibin
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2023, 59 (03) : 2621 - 2632
  • [36] ICLTR: A Input-split Inverters and C-elements based Low-Cost Latch with Triple-Node-Upset Recovery
    Zhang, Jiajia
    Li, Zhenmin
    Shan, Gaoyang
    Song, Jie
    Guo, Xing
    Wen, Xiaoqing
    8TH INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA 2024, 2024,
  • [37] A Novel Triple-Node-Upset-Tolerant CMOS Latch Design using Single-Node-Upset-Resilient Cells
    Song, Zhiyuan
    Yan, Aibin
    Cui, Jie
    Chen, Zhili
    Li, Xuejun
    Wen, Xiaoqing
    Lai, Chaoping
    Huang, Zhengfeng
    Liang, Huaguo
    2019 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2019), 2019, : 139 - 144
  • [38] Low cost and high performance double-node upset resilient latch for low orbit space applications
    Kumar, Sandeep
    Mukherjee, Atin
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2024, 52 (05) : 2534 - 2549
  • [39] Low-Overhead Triple-Node-Upset-Tolerant Latch Design in 28-nm CMOS
    Chen, Xin
    Bai, Yuxin
    Cao, Jianpeng
    Wang, Lei
    Zhou, Xinjie
    Zhang, Ying
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (07) : 1039 - 1050
  • [40] Design of novel low cost triple-node-upset self-recoverable hardened latch
    Xu, Hui
    Zhu, Shuo
    Ma, Ruijun
    Huang, Zhengfeng
    Liang, Huaguo
    Sun, Haojie
    Liu, Chaoming
    INTEGRATION-THE VLSI JOURNAL, 2024, 97