A New Scheme of the Low-Cost Multiple-Node-Upset-Tolerant Latch

被引:11
|
作者
Cui, Xiaole [1 ,2 ]
Zhang, Qixue [1 ,2 ]
Cui, Xiaoxin [3 ]
机构
[1] Peking Univ, Key Lab Integrated Microsyst, Shenzhen Grad Sch, Shenzhen 518055, Peoples R China
[2] Peng Cheng Lab, Dept AI, Shenzhen 518055, Peoples R China
[3] Peking Univ, Inst Microelect, Beijing 100871, Peoples R China
关键词
Latches; Inverters; MOSFET; Transistors; Logic gates; Transient analysis; Circuit faults; Low cost; Latch; radiation hardening by design; single event transient; multiple node upset; DESIGN;
D O I
10.1109/TDMR.2022.3141427
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The single event upset (SEU) in integrated circuit (IC) occurs due to the striking of heavy charged particles. It results in the multiple node upset (MNU) problem frequently, with the scaling down of semiconductor devices. To address this challenge, the radiation hardening by design (RHBD) methods of circuit are required, in addition to the layout and device level radiation hardening techniques. The latch is one of the basic components of logic circuit, and the RHBD method of latch circuit is still an open issue. The Muller C-element (MCE) and/or the dual interlocked storage cell (DICE) based RHBD methods for latch circuit introduce too much area overhead, because of the redundant circuit structures. This work proposes a new design method of the low-cost multiple-node-upset-tolerant latch without the MCE and DICE modules. For the N-Node-Upset-Tolerant latch, the proposed RHBD latch only consists of N input-split inverters, 2N CMOS transmission gates and one Schmidt trigger. The generic design method is discussed, and a quadruple-node-upset-tolerant latch is designed and analyzed as an instance. The simulation results show that the RHBD latches designed by the proposed scheme consume less area and power compared with those previous counterparts.
引用
收藏
页码:50 / 58
页数:9
相关论文
共 50 条
  • [21] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Lu, Yingchun
    Hu, Guangzhen
    Wang, Jianan
    Wang, Hao
    Yao, Liang
    Liang, Huaguo
    Yi, Maoxiang
    Huang, Zhengfeng
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (01): : 63 - 76
  • [22] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Yingchun Lu
    Guangzhen Hu
    Jianan Wang
    Hao Wang
    Liang Yao
    Huaguo Liang
    Maoxiang Yi
    Zhengfeng Huang
    Journal of Electronic Testing, 2022, 38 : 63 - 76
  • [23] Novel Low Cost, Double-and-Triple-Node-Upset-Tolerant Latch Designs for Nano-scale CMOS
    Yan, Aibin
    Lai, Chaoping
    Zhang, Yinlei
    Cui, Jie
    Huang, Zhengfeng
    Song, Jie
    Guo, Jing
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2021, 9 (01) : 520 - 533
  • [24] Design of a Low-area and Low-delay Triple-Node-Upset Tolerant Latch
    Yan A.
    Shen Z.
    Cui J.
    Huang Z.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2023, 45 (09): : 3272 - 3283
  • [25] HTNURL: Design of a High-Performance Low-Cost Triple-Node Upset Self-Recoverable Latch
    Xu, Hui
    Peng, Zehua
    Liang, Huaguo
    Huang, Zhengfeng
    Sun, Cong
    Zhou, Le
    ELECTRONICS, 2021, 10 (20)
  • [26] A highly reliable and low-overhead quadruple-node-upset tolerant latch design
    Xu, Hui
    Ai, Xiaodong
    Ma, Ruijun
    Liang, Huaguo
    Huang, Zhengfeng
    Li, Jiuqi
    Tang, Lin
    MICROELECTRONICS RELIABILITY, 2024, 157
  • [27] A double-node-upset completely tolerant CMOS latch design with extremely low cost for high-performance applications
    Yan, Aibin
    Qian, Kuikui
    Song, Tai
    Huang, Zhengfeng
    Ni, Tianming
    Chen, Yu
    Wen, Xiaoqing
    INTEGRATION-THE VLSI JOURNAL, 2022, 86 : 22 - 29
  • [28] High robust and cost effective double node upset tolerant latch design for nanoscale CMOS technology
    Li, Hongchen
    Xiao, Liyi
    Li, Jie
    Qi, Chunhua
    MICROELECTRONICS RELIABILITY, 2019, 93 : 89 - 97
  • [29] Design of Single Node Upset Resilient Latch for Low Power, Low Cost and Highly Robust Applications
    Samal, Anwesh Kumar
    Kumar, Sandeep
    Mukherjee, Atin
    2023 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA, 2023,
  • [30] Design of Novel and Low Cost Triple-node Upset Self-recoverable Latch
    Bai N.
    Ming T.
    Xu Y.
    Wang Y.
    Li Y.
    Li L.
    Yuanzineng Kexue Jishu/Atomic Energy Science and Technology, 2023, 57 (12): : 2326 - 2336