Design and Analysis of A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier

被引:1
|
作者
Yang, Tongxin [1 ]
Ukezono, Tomoaki [2 ]
Sato, Toshinori [2 ]
机构
[1] Fukuoka Univ, Grad Sch Informat & Control Syst, Fukuoka, Fukuoka 8140180, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka 8140180, Japan
关键词
approximate computing; accuracy-controllable multiplier; low-power multiplier; high-speed multiplier;
D O I
10.1587/transfun.E101.A.2244
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is a key fundamental function for many error-tolerant applications. Approximate multiplication is considered to be an efficient technique for trading off energy against performance and accuracy. This paper proposes an accuracy-controllable multiplier whose final product is generated by a carry-maskable adder. The proposed scheme can dynamically select the length of the carry propagation to satisfy the accuracy requirements flexibly. The partial product tree of the multiplier is approximated by the proposed tree compressor. An 8 x 8 multiplier design is implemented by employing the carry-maskable adder and the compressor. Compared with a conventional Wallace tree multiplier, the proposed multiplier reduced power consumption by between 47.3% and 56.2% and critical path delay by between 29.9% and 60.5%, depending on the required accuracy. Its silicon area was also 44.6% smaller. In addition, results from two image processing applications demonstrate that the quality of the processed images can be controlled by the proposed multiplier design.
引用
收藏
页码:2244 / 2253
页数:10
相关论文
共 50 条
  • [41] Design optimization of a high-speed, area-efficient and low-power Montgomery modular multiplier for RSA algorithm
    Masui, S
    Mukaida, K
    Takenaka, M
    Torii, N
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 576 - 581
  • [42] A Simple Low-Power High-Speed CMOS Four-Quadrant Current Multiplier
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Hajipour, Mohammad Reza
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1471 - 1474
  • [43] Low-power and high-speed shift-based multiplier for error tolerant applications
    Malek, Sami
    Abdallah, Sarah
    Chehab, Ali
    Elhajj, Imad H.
    Kayssi, Ayman
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 52 : 566 - 574
  • [44] Low voltage low power high-speed BiCMOS multiplier
    Cheng, Kuo-Hsing
    Yeha, Yu-Kwang
    Lian, Farn-Son
    Proceedings of the IEEE International Conference on Electronics, Circuits, and Systems, 1998, 2
  • [45] Design of FPGA's High-speed and Low-power Programmable Interconnect
    Chen, Weitong
    Li, Lei
    Lu, Peng
    Lai, Jinmei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 707 - 709
  • [46] Pipelining method for low-power and high-speed SAR ADC design
    Ziba Fazel
    Saeed Saeedi
    Mojtaba Atarodi
    Analog Integrated Circuits and Signal Processing, 2016, 87 : 353 - 368
  • [47] Pipelining method for low-power and high-speed SAR ADC design
    Fazel, Ziba
    Saeedi, Saeed
    Atarodi, Mojtaba
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2016, 87 (03) : 353 - 368
  • [48] A design methodology for high-speed low-power mcml frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1308 - +
  • [49] Design of low-power high-speed maximum a priori decoder architectures
    Worm, A
    Lamm, H
    Wehn, N
    DESIGN, AUTOMATION AND TEST IN EUROPE, CONFERENCE AND EXHIBITION 2001, PROCEEDINGS, 2001, : 258 - 265
  • [50] High-Speed Low-Power Viterbi Decoder Design for TCM Decoders
    He, Jinjin
    Liu, Huaping
    Wang, Zhongfeng
    Huang, Xinming
    Zhang, Kai
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 755 - 759