Design and Analysis of A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier

被引:1
|
作者
Yang, Tongxin [1 ]
Ukezono, Tomoaki [2 ]
Sato, Toshinori [2 ]
机构
[1] Fukuoka Univ, Grad Sch Informat & Control Syst, Fukuoka, Fukuoka 8140180, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka 8140180, Japan
关键词
approximate computing; accuracy-controllable multiplier; low-power multiplier; high-speed multiplier;
D O I
10.1587/transfun.E101.A.2244
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is a key fundamental function for many error-tolerant applications. Approximate multiplication is considered to be an efficient technique for trading off energy against performance and accuracy. This paper proposes an accuracy-controllable multiplier whose final product is generated by a carry-maskable adder. The proposed scheme can dynamically select the length of the carry propagation to satisfy the accuracy requirements flexibly. The partial product tree of the multiplier is approximated by the proposed tree compressor. An 8 x 8 multiplier design is implemented by employing the carry-maskable adder and the compressor. Compared with a conventional Wallace tree multiplier, the proposed multiplier reduced power consumption by between 47.3% and 56.2% and critical path delay by between 29.9% and 60.5%, depending on the required accuracy. Its silicon area was also 44.6% smaller. In addition, results from two image processing applications demonstrate that the quality of the processed images can be controlled by the proposed multiplier design.
引用
收藏
页码:2244 / 2253
页数:10
相关论文
共 50 条
  • [31] HIGH-SPEED LOW-POWER GAAS CROSSPOINT SWITCH DESIGN
    BAGHERI, M
    ELECTRONICS LETTERS, 1990, 26 (15) : 1142 - 1144
  • [32] ASIC Design of High-Speed Low-Power HDLC Controller
    陈禾
    韩月秋
    Journal of Beijing Institute of Technology(English Edition), 2003, (English Edition) : 66 - 69
  • [33] Design criterion for high-speed low-power SC circuits
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (10) : 1067 - 1078
  • [34] High-speed and low-power UWB radio system design
    Namgoong, Won
    CONFERENCE RECORD OF THE FORTY-FIRST ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1-5, 2007, : 1320 - 1323
  • [35] Impact of strain on the design of low-power high-speed circuits
    Ramakrishnan, H.
    Maharatna, K.
    Chattopadhyay, S.
    Yakovlev, A.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1153 - +
  • [36] Design of low-power high-speed bipolar frequency dividers
    Alioto, M
    Di Cataldo, G
    Palumbo, G
    ELECTRONICS LETTERS, 2002, 38 (04) : 158 - 160
  • [37] Design of A High-Speed Low-Power Multiport Register File
    Li, Shenglong
    Li, Zhaolin
    Wang, Fang
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 408 - +
  • [38] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [39] Optimizing FinFET Technology for High-Speed and Low-Power Design
    Sairam, Tarun
    Zhao, Wei
    Cao, Yu
    GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 73 - 77
  • [40] A pipelined multiplier-accumulator using a high-speed, low-power static and dynamic full adder design
    Jou, SJ
    Chen, CY
    Yang, EC
    Su, CC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (01) : 114 - 118