Design and Analysis of A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier

被引:1
|
作者
Yang, Tongxin [1 ]
Ukezono, Tomoaki [2 ]
Sato, Toshinori [2 ]
机构
[1] Fukuoka Univ, Grad Sch Informat & Control Syst, Fukuoka, Fukuoka 8140180, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka 8140180, Japan
关键词
approximate computing; accuracy-controllable multiplier; low-power multiplier; high-speed multiplier;
D O I
10.1587/transfun.E101.A.2244
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multiplication is a key fundamental function for many error-tolerant applications. Approximate multiplication is considered to be an efficient technique for trading off energy against performance and accuracy. This paper proposes an accuracy-controllable multiplier whose final product is generated by a carry-maskable adder. The proposed scheme can dynamically select the length of the carry propagation to satisfy the accuracy requirements flexibly. The partial product tree of the multiplier is approximated by the proposed tree compressor. An 8 x 8 multiplier design is implemented by employing the carry-maskable adder and the compressor. Compared with a conventional Wallace tree multiplier, the proposed multiplier reduced power consumption by between 47.3% and 56.2% and critical path delay by between 29.9% and 60.5%, depending on the required accuracy. Its silicon area was also 44.6% smaller. In addition, results from two image processing applications demonstrate that the quality of the processed images can be controlled by the proposed multiplier design.
引用
收藏
页码:2244 / 2253
页数:10
相关论文
共 50 条
  • [1] A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier Design
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 605 - 610
  • [2] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [3] Design of a 32-bit Accuracy-Controllable Approximate Multiplier for FPGAs
    Sano, Masaki
    Shirane, Kenta
    Nishikawa, Hiroki
    Kong, Xiangbo
    Tomiyama, Hiroyuki
    Yang, Tongxin
    Ukezono, Tomoaki
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 55 - 56
  • [4] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Ahsan Rafiq
    Shabbir Majeed Chaudhry
    Circuits, Systems, and Signal Processing, 2021, 40 : 5500 - 5532
  • [5] Design of an Improved Low-Power and High-Speed Booth Multiplier
    Rafiq, Ahsan
    Chaudhry, Shabbir Majeed
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5500 - 5532
  • [6] LHTAM: Low-power and high-speed approximate multiplier for tiny inexact computing systems
    Izadi, Azin
    Jamshidi, Vahid
    COMPUTERS & ELECTRICAL ENGINEERING, 2025, 123
  • [7] A Low-Power and High-Accuracy Approximate Multiplier With Reconfigurable Truncation
    GU, FANG-Y, I
    LIN, ING-CHAO
    LIN, JIA-WEI
    IEEE ACCESS, 2022, 10 : 60447 - 60458
  • [8] Low-power and high-speed approximate multiplier using higher order compressors for measurement systems
    Prasad, M. V. S. Ram
    Kushwanth, B.
    Bharadwaj, P. R. D.
    Teja, P. T. Sai
    ACTA IMEKO, 2022, 11 (02):
  • [9] MULTIPLIER-ACCUMULATORS HAVE HIGH-SPEED AT LOW-POWER
    不详
    ELECTRONIC PRODUCTS MAGAZINE, 1985, 28 (06): : 31 - 32
  • [10] An efficient design of low-power and high-speed approximate compressor in FinFET technology
    Zakian, Pegah
    Asli, Rahebeh Niaraki
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 86