A passive filter for 10-Gb/s analog equalizer in 0.18-μm CMOS technology

被引:4
|
作者
Lu, Jian-Hao [1 ]
Luo, Chi-Lun [1 ]
Liu, Shen-Iuan [1 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
D O I
10.1109/ASSCC.2007.4425716
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a high-speed and low-power analog equalizer for a 40-inch trace on FR4 board has been realized in 0.18-mu m CMOS technology. In order to achieve the low-power purpose and compensate the large signal attenuation of the FR4 trace simultaneously, the equalizer is presented by using the proposed RLC passive filter. This passive filter is used to obtain an additional peaking at high frequencies without consuming any power. In addition, the active filter using capacitive degeneration and active feedback techniques is also utilized to compensate the broadband loss. This circuit achieves a data rate of 10-Gb/s and consumes 34.2mW from a 1.8V supply with the output swing up to 200mV(p-p). The chip occupies 0.86x1.28mm(2) and the measured bit error rate (BER) is less than 10(-12).
引用
收藏
页码:404 / 407
页数:4
相关论文
共 50 条
  • [41] A 6.25 Gb/s equalizer in 0.18 mu m CMOS technology for high-speed SerDes
    Zhang Mingke
    Hu Qingsheng
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (12)
  • [42] Design of a 6.25Gb/s Adaptive Decision Feedback Equalizer in 0.18μm CMOS Technology
    Wu, Xiao
    Hu, Qingsheng
    PROCEEDINGS OF 2014 IEEE WORKSHOP ON ADVANCED RESEARCH AND TECHNOLOGY IN INDUSTRY APPLICATIONS (WARTIA), 2014, : 1209 - 1212
  • [43] A 6Gb/s Adaptive Equalizer Using Overshoot Control in 0.18μm CMOS Technology
    Nee, Hsu-Che
    Tsai, Chia-Ming
    You, Sheng-Kai
    Chen, Wen-Tsao
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1963 - 1966
  • [44] A novel CMOS edge equalizer for 10-Gb/s highly lossy backplane
    Chen, Dianyong
    Wang, Bo
    Liang, Bangli
    Cheng, Dezhong
    Kwasniewski, Tad
    2008 24TH BIENNIAL SYMPOSIUM ON COMMUNICATIONS, 2008, : 294 - 297
  • [45] An Inductorless Transimpedance Amplifier Design for 10 Gb/s Optical Communication using 0.18-μm CMOS
    Samuel, Lee Bai Song
    Sern, Tan Yung
    Kumar, Thangarasu Bharatha
    Seng, Yeo Kiat
    Li Zhichao
    Yu Xiaopeng
    2016 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2016,
  • [46] A 15-Gb/s 2:1 multiplexer in 0.18-μm CMOS
    Chien, Jun-Chau
    Lu, Liang-Hung
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2006, 16 (10) : 558 - 560
  • [47] A 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    张长春
    王志功
    施思
    李伟
    半导体学报, 2009, 30 (05) : 91 - 95
  • [48] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Zhang, Chang-Chun
    Wang, Zhi-Gong
    2008 INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, VOLS 1-4, 2008, : 1419 - 1422
  • [49] 20-Gb/s 1:2 demultiplexer in 0.18-μm CMOS
    Institute of RF- and OE-ICs, Southeast University, Nanjing 210096, China
    J. Semicond., 2009, 5 (055007-1-055007-5):
  • [50] 5-Gb/s 0.18-μm CMOS clock recovery circuit
    Qiu, YH
    Wang, ZG
    Xu, Y
    Ding, JF
    Zhu, E
    Xiong, MZ
    PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 21 - 23