Hardware Implementation of Discrete Hirschman Transform Convolution Using Distributed Arithmetic

被引:0
|
作者
Xue, Dingli [1 ]
DeBrunner, Victor [1 ]
DeBrunner, Linda S. [1 ]
机构
[1] Florida State Univ, Tallahassee, FL 32306 USA
关键词
Convolution; distributed arithmetic; Discrete Hirschman Transform; DSP; DFT; FFT; filter;
D O I
10.1109/ieeeconf44664.2019.9048809
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A fast linear convolution algorithm based on the Discrete Hirschman Transform (DHT) has been developed recently. It performs better than the traditional convolution based on the Discrete Fourier Transform (DFT) in terms of computational complexity. We propose a linear convolution filter implementation using the Distributed Arithmetic (DA) technique for this DHT convolution algorithm. We have realized it in FPGAs to determine its hardware performance. Compared to the traditional DFT convolution filter using the same DA technique, simulation results indicate that our proposed DHT convolution filter has better accuracy. It can also yield more savings in real computations, accesses to memory and latency by more than 23%, 23% and around 25%, respectively.
引用
收藏
页码:1587 / 1590
页数:4
相关论文
共 50 条
  • [21] A hardware implementation of the discrete Pascal transform for image processing
    Goodman, Thomas J.
    Aburdene, Maurice F.
    IMAGE PROCESSING: ALGORITHMS AND SYSTEMS, NEURAL NETWORKS, AND MACHINE LEARNING, 2006, 6064
  • [22] An Embedded Implementation of Discrete Zolotarev Transform Using Hardware-Software Codesign
    Kubak, Jan
    Stastny, Jakub
    Sovka, Pavel
    RADIOENGINEERING, 2021, 30 (02) : 364 - 371
  • [23] Conjugate distributed arithmetic adaptive FIR filters and their hardware implementation
    Huang, Walter
    Krishnan, Venkatesh
    Anderson, David V.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 295 - +
  • [24] An FPGA-Based Parallel Distributed Arithmetic Implementation of the 1-D Discrete Wavelet Transform
    Al-Haj, Ali M.
    INFORMATICA-JOURNAL OF COMPUTING AND INFORMATICS, 2005, 29 (02): : 241 - 247
  • [25] Efficient VLSI Architecture for Implementation of 1-D Discrete Wavelet Transform Based on Distributed Arithmetic
    Mahajan, Anurag
    Mohanty, Basant K.
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 1195 - 1198
  • [26] New distributed arithmetic discrete wavelet packet transform architecture
    Payá, G
    Peiró, MM
    Ballester, F
    Gadea, R
    Colom, R
    VLSI CIRCUITS AND SYSTEMS, 2003, 5117 : 370 - 378
  • [27] HIGH-SPEED CONVOLUTION USING GQRNS ARITHMETIC HARDWARE
    SODERSTRAND, MA
    MILLER, RJ
    1989 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 1989, : 1556 - 1558
  • [28] Convolution using the undecimated discrete wavelet transform
    Guo, HT
    Burrus, CS
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 1291 - 1294
  • [29] The optimal transform for the discrete Hirschman uncertainty principle
    Przebinda, T
    DeBrunner, V
    Özaydin, M
    IEEE TRANSACTIONS ON INFORMATION THEORY, 2001, 47 (05) : 2086 - 2090
  • [30] Hirschman Uncertainty with the Discrete Fractional Fourier Transform
    Ghuman, Kirandeep
    DeBrunner, Victor
    2013 ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2013, : 1306 - 1310