Area Compact 5T Portless SRAM cell for High Density Cache in 65nm CMOS

被引:0
|
作者
Yadav, Jitendra Kumar [1 ]
Das, Pallavi [1 ]
Jain, Abhinav [1 ]
Grover, Anuj [2 ]
机构
[1] IIITD, Delhi, India
[2] STMicroelectronics, Geneva, Switzerland
关键词
5T SRAM cell; low area; portless SRAM;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance SOC contains considerable amount of SRAM memory occupying more than 60% of total SOC area. In CMOS process scaling down of feature size enables higher density and lower cost but high density array has significant impact on manufacturing yield and performance parameters of conventional 6T SRAM cell. In this paper we have presented an alternate area compact 5 transistor portless SRAM cell in 65nm CMOS technology. Various performance and reliability issues of 5T cell have been addressed. This 5T cell has shown to have 20-30% area reduction without any significant performance degradation as compared to the conventional 6T SRAM cell.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Novel Low Leakage and High Density 5T CMOS SRAM Cell in 45nm Technology
    Gupta, Rohin
    Gill, Sandeep Singh
    Kaur, Navneet
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [2] A 8x8 compact SRAM in 65nm standard CMOS technology
    Di, Qian
    Yang, Jincheng
    Feng, Peng
    Wu, Nanjian
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 567 - 569
  • [3] Power and Area Efficient 5T-SRAM with Improved Performance for Low-Power SoC in 65nm CMOS
    Jarollahi, Hooman
    Hobson, Richard F.
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 121 - 124
  • [4] A novel five-transistor (5T) SRAM cell for high performance cache
    Wieckowski, M
    Margala, M
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2005, : 101 - 102
  • [5] High Density and Low Leakage Current Based 5T SRAM Cell Using 45 nm Technology
    Akashe, Shyam
    Bhushan, Sushil
    Sharma, Sanjay
    ROMANIAN JOURNAL OF INFORMATION SCIENCE AND TECHNOLOGY, 2012, 15 (02): : 155 - 168
  • [6] 65nm CMOS technology (CMOS5) with high density embedded memories for broadband microprocessor applications
    Yanagiya, N
    Matsuda, S
    Inaba, S
    Takayanagi, M
    Mizushima, I
    Ohuchi, K
    Okano, K
    Takahasi, K
    Morifuji, E
    Kanda, M
    Matsubara, Y
    Habu, M
    Nishigoori, M
    Honda, K
    Tsuno, H
    Yasumoto, K
    Yamamoto, T
    Hiyama, K
    Kokubun, K
    Suzuki, T
    Yoshikawa, J
    Sakurai, T
    Ishizuka, T
    Shoda, Y
    Moriuchi, M
    Kishida, M
    Matsumori, H
    Harakawa, H
    Oyamatsu, H
    Nagashima, N
    Yamada, S
    Noguchi, T
    Okamoto, H
    Kakumu, M
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 57 - 60
  • [7] Fully compatible integration of high density embedded DRAM with 65nm CMOS technology (CMOS5)
    Matsubara, Y
    Habu, M
    Matsuda, S
    Honda, K
    Morifuji, E
    Yoshida, T
    Kokubun, K
    Yasumoto, K
    Sakurai, T
    Suzuki, T
    Yoshikawa, J
    Takahashi, E
    Hiyama, K
    Kanda, M
    Ishizuka, R
    Moriuchi, M
    Koga, H
    Fukuzaki, Y
    Sogo, Y
    Takahashi, H
    Nagashima, N
    Okamoto, Y
    Yamada, S
    Noguchi, T
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 423 - 426
  • [8] An SEU Hardened 65nm/4T-SRAM Cell for High Reliable Space Applications
    Zhang Wendi
    Pan Liyang
    PROCEEDINGS OF THE 2017 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF MANUFACTURING SCIENCE AND MEASURING TECHNOLOGY (FMSMT 2017), 2017, 130 : 635 - 638
  • [9] A high density, low leakage, 5T SRAM for embedded caches
    Carlson, I
    Andersson, S
    Natarajan, S
    Alvandpour, A
    ESSCIRC 2004: PROCEEDINGS OF THE 30TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2004, : 215 - 218
  • [10] Statistical exploration of the dual supply voltage space of a 65nm PD/SOI CMOS SRAM cell
    Joshi, Rajiv
    Kanj, Rouwaida
    Nassif, Sani
    Plass, Donald
    Chan, Yuen
    Chuang, Ching-Te
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 315 - +