Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter

被引:9
|
作者
Lee, Hyun-Jun [1 ]
Woo, Tae-gyeom [1 ]
Kim, Sungmin [2 ]
Yoon, Young-Doo [1 ]
机构
[1] Hanyang Univ, Dept Automot Engn, Seoul 04763, South Korea
[2] Hanyang Univ, ERICA Campus, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Voltage control; Pulse width modulation; Inverters; Delay effects; Windup; Delays; Capacitors; Antiwindup loop; carrier-based pulsewidth modulation (CBPWM); digital delay; multilevel converter; neutral-point (NP) voltage balancing; three-level inverter; MULTILEVEL CONVERTERS; PWM SCHEME; OSCILLATIONS;
D O I
10.1109/TIA.2021.3084914
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article proposes an improved neutral-point voltage balancing control (NPVBC) with time delay compensation and an antiwindup loop based on a dynamic change limit for a three-level neutral-point clamped (NPC) voltage-source inverter. NPVBC is essential for a three-level NPC inverter since it has a separate dc link. In an NPVBC based on the carrier-based pulsewidth modulation (CBPWM), the neutral-point (NP) voltage is regulated by synthesizing the NP current. The conventional NP voltage balancing controller is designed as a proportional-integral controller; however, time delays due to the digital control and pulsewidth modulation, and antiwindup loop were not considered despite the fact that digital control delay disturbs the accurate synthesis of NP current and the windup phenomenon may appear on the regulator since synthesizable NP current range can be limited by operating condition. To solve these problems, this article proposes improvement methods for NPVBC with digital delay compensation and an antiwindup loop based on CBPWM. Analysis on the effect of digital delay is described, and the time delays compensation method is proposed. Furthermore, an NP voltage balancing controller with an antiwindup loop is proposed along with an analysis of the synthesizable NP current range. With the proposed method, NP voltage ripples can be reduced, and control stability of the NPVBC can be greatly improved by preventing the windup phenomenon that may occur when the inverter output is insufficient. To verify the proposed methods, simulations and experiments, including elevator tower test, were conducted, and the results verify the effectiveness of the proposed methods.
引用
收藏
页码:4970 / 4980
页数:11
相关论文
共 50 条
  • [31] A Simplified SVPWM Algorithm Research Based on the Neutral-Point Voltage Balance for NPC Three-level Inverter
    Fan, Bo
    Zhao, Wei-gang
    Yang, Wei
    Li, Rui-qiang
    2012 IEEE INTERNATIONAL CONFERENCE ON AUTOMATION AND LOGISTICS (ICAL), 2012, : 150 - 154
  • [32] Four-Degree-of-Freedom Hybrid Control Strategy for the Neutral-Point Voltage of Three-Level NPC Multiphase Inverter
    Dong, Zhiqiang
    Wang, Chenchen
    Li, Zhaoyang
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2024, 39 (06) : 6745 - 6757
  • [33] Effect of neutral-point voltage unbalance of three-level inverter controlled by SVM and compensation method
    Jiang, Weidong
    Wang, Qunjing
    Li, Zheng
    Wang, Zhi
    Chen, Quan
    Diangong Jishu Xuebao/Transactions of China Electrotechnical Society, 2006, 21 (09): : 76 - 80
  • [34] An Improved Overmodulation Strategy for a Three-Level NPC Inverter Considering Neutral-Point Voltage Balance and Common-Mode Voltage Suppression
    Ma, Zhixun
    Niu, Haichuan
    Wu, Xiang
    Zhang, Xu
    Lin, Guobin
    SUSTAINABILITY, 2022, 14 (19)
  • [35] Pulse delay control for capacitor voltage balancing in a three-level boost neutral point clamped inverter
    Krishna, Remya
    Soman, Deepak E.
    Kottayil, Sasi K.
    Leijon, Mats
    IET POWER ELECTRONICS, 2015, 8 (02) : 268 - 277
  • [36] Neutral-point Voltage Control of Three-level NPC Inverter for Three-phase APF based on Zero-sequence Voltage Injection
    Kashif, Muhammad
    Hossain, M. J.
    Sharma, Vivek
    Ali, S. M. Nawazish
    Khan, Asif
    2019 INTERNATIONAL CONFERENCE ON ELECTRICAL ENGINEERING RESEARCH & PRACTICE (ICEERP-2019), 2019, : 77 - 81
  • [37] Novel SVPWM strategy and its implementation considering neutral-point potential balancing for three-level NPC inverter
    Shanghai Key Laboratory of Power Station Automation Technology, Shanghai University, Shanghai 200072, China
    不详
    Zhongguo Dianji Gongcheng Xuebao, 2006, 12 (95-100):
  • [38] Simple Capacitor Voltage Balancing for Three-Level NPC Inverter Using Discontinuous PWM Method With Hysteresis Neutral-Point Error Band
    Alsofyani, Ibrahim Mohd
    Lee, Kyo-Beum
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (11) : 12490 - 12503
  • [39] Modeling and control of neutral-point voltage balancing problem in three-level NPCPWM inverters
    Lin, L
    Zou, Y
    Wang, Z
    Jin, H
    2005 IEEE 36TH POWER ELECTRONIC SPECIALISTS CONFERENCE (PESC), VOLS 1-3, 2005, : 861 - 866
  • [40] Study on Neutral-Point Potential Control for the NPC Three-Level Converter
    Zhang, Maosong
    Chi, Bangxiu
    Wang, Xiuqin
    Wang, Qunjing
    Li, Guoli
    PROCEEDINGS OF THE 2016 IEEE 11TH CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2016, : 1 - 5