Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter

被引:9
|
作者
Lee, Hyun-Jun [1 ]
Woo, Tae-gyeom [1 ]
Kim, Sungmin [2 ]
Yoon, Young-Doo [1 ]
机构
[1] Hanyang Univ, Dept Automot Engn, Seoul 04763, South Korea
[2] Hanyang Univ, ERICA Campus, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Voltage control; Pulse width modulation; Inverters; Delay effects; Windup; Delays; Capacitors; Antiwindup loop; carrier-based pulsewidth modulation (CBPWM); digital delay; multilevel converter; neutral-point (NP) voltage balancing; three-level inverter; MULTILEVEL CONVERTERS; PWM SCHEME; OSCILLATIONS;
D O I
10.1109/TIA.2021.3084914
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article proposes an improved neutral-point voltage balancing control (NPVBC) with time delay compensation and an antiwindup loop based on a dynamic change limit for a three-level neutral-point clamped (NPC) voltage-source inverter. NPVBC is essential for a three-level NPC inverter since it has a separate dc link. In an NPVBC based on the carrier-based pulsewidth modulation (CBPWM), the neutral-point (NP) voltage is regulated by synthesizing the NP current. The conventional NP voltage balancing controller is designed as a proportional-integral controller; however, time delays due to the digital control and pulsewidth modulation, and antiwindup loop were not considered despite the fact that digital control delay disturbs the accurate synthesis of NP current and the windup phenomenon may appear on the regulator since synthesizable NP current range can be limited by operating condition. To solve these problems, this article proposes improvement methods for NPVBC with digital delay compensation and an antiwindup loop based on CBPWM. Analysis on the effect of digital delay is described, and the time delays compensation method is proposed. Furthermore, an NP voltage balancing controller with an antiwindup loop is proposed along with an analysis of the synthesizable NP current range. With the proposed method, NP voltage ripples can be reduced, and control stability of the NPVBC can be greatly improved by preventing the windup phenomenon that may occur when the inverter output is insufficient. To verify the proposed methods, simulations and experiments, including elevator tower test, were conducted, and the results verify the effectiveness of the proposed methods.
引用
收藏
页码:4970 / 4980
页数:11
相关论文
共 50 条
  • [21] Comprehensive predictive control of neutral-point voltage balancing for back-to-back three-level NPC converters
    Bi-shuang Fan
    Guan-zheng Tan
    Shao-sheng Fan
    Ji-xiang Ye
    Journal of Central South University, 2014, 21 : 4210 - 4219
  • [22] An Improved VSVPWM Strategy of Considering Neutral-point Potential Balancing in Three-level NPC Converter
    Gui, ShiWeng
    Wang, Lu
    Huang, ShengHua
    FRONTIERS OF MANUFACTURING AND DESIGN SCIENCE IV, PTS 1-5, 2014, 496-500 : 1079 - +
  • [23] A Hybrid Control Method for Neutral-Point Voltage Balancing in Three-Level Inverters
    Wan, Wenchao
    Duan, Shanxu
    Chen, Changsong
    Yu, Tianbao
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2021, 36 (08) : 8575 - 8582
  • [24] A New PWM Scheme for Loss Balancing and Neutral-Point Voltage Balancing in Three-Level Active NPC Converter
    Zhang, Bo
    Ge, Qiongxuan
    Tan, Longcheng
    Wang, Xiaoxin
    Yu, Yang
    Liu, Jinxin
    PROCEEDINGS OF THE 2015 10TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, 2015, : 1133 - 1138
  • [25] A New Balancing Algorithm of Neutral-Point Potential in the Three-Level NPC Converters
    Wang Chenchen
    Li Yongdong
    2008 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING, VOLS 1-5, 2008, : 945 - 949
  • [26] Control of the Neutral Point Voltage Balance in the Hybrid Three-Level Active Neutral-Point Clamped Inverter
    Xiao, Yuhan
    Wang, Zhengjiang
    Shen, Lizhong
    Yao, Guozhong
    Wang, Guiyong
    Yang, Shichen
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2025, 40 (05) : 6685 - 6699
  • [27] Neutral-Point Voltage Balancing Method for Three-Level Inverter Systems with a Time-Offset Estimation Scheme
    Choi, Ui-Min
    Lee, Kyo-Beum
    JOURNAL OF POWER ELECTRONICS, 2013, 13 (02) : 243 - 249
  • [28] Space vector modulation strategy for neutral-point voltage balancing in three-level inverter systems
    Choi, Ui-Min
    Lee, Kyo Beum
    IET POWER ELECTRONICS, 2013, 6 (07) : 1390 - 1398
  • [29] Balancing Control of Neutral-Point Voltage for MVPWM-Controlled Three-Level T-Type Inverter
    Lee, Tzung-Lin
    Tsai, Yue-Ting
    Wu, Ting-Lien
    2018 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION (ECCE), 2018, : 3019 - 3023
  • [30] Progressive natural balance of neutral-point voltage of three-level NPC inverter with a modified SVM scheme
    Liu, C
    Wu, B
    Xu, D
    Zargari, N
    Rizzo, S
    APEC 2006: TWENTY-FIRST ANNUAL IEEE APPLIED POWER ELECTRONICS CONFERENCE AND EXPOSITION, VOLS 1-3, 2006, : 1666 - 1669