Improved Neutral-Point Voltage Balancing Control With Time Delay Compensation and Antiwindup Loop for a Three-Level NPC Inverter

被引:9
|
作者
Lee, Hyun-Jun [1 ]
Woo, Tae-gyeom [1 ]
Kim, Sungmin [2 ]
Yoon, Young-Doo [1 ]
机构
[1] Hanyang Univ, Dept Automot Engn, Seoul 04763, South Korea
[2] Hanyang Univ, ERICA Campus, Ansan 15588, South Korea
基金
新加坡国家研究基金会;
关键词
Voltage control; Pulse width modulation; Inverters; Delay effects; Windup; Delays; Capacitors; Antiwindup loop; carrier-based pulsewidth modulation (CBPWM); digital delay; multilevel converter; neutral-point (NP) voltage balancing; three-level inverter; MULTILEVEL CONVERTERS; PWM SCHEME; OSCILLATIONS;
D O I
10.1109/TIA.2021.3084914
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This article proposes an improved neutral-point voltage balancing control (NPVBC) with time delay compensation and an antiwindup loop based on a dynamic change limit for a three-level neutral-point clamped (NPC) voltage-source inverter. NPVBC is essential for a three-level NPC inverter since it has a separate dc link. In an NPVBC based on the carrier-based pulsewidth modulation (CBPWM), the neutral-point (NP) voltage is regulated by synthesizing the NP current. The conventional NP voltage balancing controller is designed as a proportional-integral controller; however, time delays due to the digital control and pulsewidth modulation, and antiwindup loop were not considered despite the fact that digital control delay disturbs the accurate synthesis of NP current and the windup phenomenon may appear on the regulator since synthesizable NP current range can be limited by operating condition. To solve these problems, this article proposes improvement methods for NPVBC with digital delay compensation and an antiwindup loop based on CBPWM. Analysis on the effect of digital delay is described, and the time delays compensation method is proposed. Furthermore, an NP voltage balancing controller with an antiwindup loop is proposed along with an analysis of the synthesizable NP current range. With the proposed method, NP voltage ripples can be reduced, and control stability of the NPVBC can be greatly improved by preventing the windup phenomenon that may occur when the inverter output is insufficient. To verify the proposed methods, simulations and experiments, including elevator tower test, were conducted, and the results verify the effectiveness of the proposed methods.
引用
收藏
页码:4970 / 4980
页数:11
相关论文
共 50 条
  • [1] Research on Neutral-point Potential Balancing for Three-level NPC Voltage Source Inverter
    Hu, Cungang
    Wang, Qunjing
    Li, Guoli
    ICEMS 2008: PROCEEDINGS OF THE 11TH INTERNATIONAL CONFERENCE ON ELECTRICAL MACHINES AND SYSTEMS, VOLS 1- 8, 2008, : 1659 - 1664
  • [2] A neutral-point voltage balancing control method for three-level neutral-point-clamped inverter
    Song, W. (songwsh@swjtu.edu.cn), 1600, Automation of Electric Power Systems Press (38):
  • [3] Neutral-point voltage balancing in wind power NPC three-level converter
    Qian, Peng
    Li, Liangbi
    ELECTRONICS LETTERS, 2017, 53 (06) : 424 - U54
  • [4] Repetitive Control of Neutral-Point Voltage in NPC Three-Level Inverters Based on EID Compensation
    Zhang, Kailiang
    Liu, Fang
    Li, Yong
    IFAC PAPERSONLINE, 2020, 53 (02): : 12429 - 12434
  • [5] Neutral-point potential balancing control strategy of three-level active NPC inverter based on SHEPWM
    Hu, Cungang
    Holmes, Grahame
    Shen, Weixiang
    Yu, Xinghuo
    Wang, Qunjing
    Luo, Fanglin
    IET POWER ELECTRONICS, 2017, 10 (14) : 1943 - 1950
  • [6] The PWM strategy for three-level NPC inverter with active balancing control of neutral point voltage
    Lewicki, Arkadiusz
    PRZEGLAD ELEKTROTECHNICZNY, 2010, 86 (02): : 289 - 294
  • [7] VCMIPWM Scheme to Reduce the Neutral-Point Voltage Variations in Three-Level NPC Inverter
    Nageswari, S.
    Kumar, V. Suresh
    IETE JOURNAL OF RESEARCH, 2014, 60 (06) : 396 - 405
  • [8] Neutral-Point Voltage Dynamic Model of Three-Level NPC Inverter for Reactive Load
    Maheshwari, RamKrishan
    Munk-Nielsen, Stig
    Busquets-Monge, Sergio
    38TH ANNUAL CONFERENCE ON IEEE INDUSTRIAL ELECTRONICS SOCIETY (IECON 2012), 2012, : 585 - 589
  • [9] A Method for the Suppression of Fluctuations in the Neutral-Point Potential of a Three-Level NPC Inverter With a Capacitor-Voltage Loop
    Zhang, Yun
    Li, Jing
    Li, Xinmin
    Cao, Yanfei
    Sumner, Mark
    Xia, Changliang
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2017, 32 (01) : 825 - 836
  • [10] A CB-SVPWM Control Strategy for Neutral-Point Voltage Balancing in Three-Level NPC Inverters
    Kitidet, Hussapong
    Kumsuwan, Yuttana
    TENCON 2017 - 2017 IEEE REGION 10 CONFERENCE, 2017, : 1766 - 1771