A hierarchical interface design methodology and models for SoC IP integration

被引:0
|
作者
Jou, JM [1 ]
Kuang, SR [1 ]
Wu, KM [1 ]
机构
[1] Natl Cheng Kung Univ, Dept Elect Engn, Tainan 70101, Taiwan
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A key aspect of an IP core' s marketability is its ability to be easily integrated across a wide variety of interfaces. In this paper, we propose an efficient hierarchical interface design methodology and models so that a designer can quickly design an IP core's interface, which can be easily integrated into any interface/bus architecture. The proposed methodology and models have been applied to design an MP3 decoder with different interfaces: an ISA bus interface and a PCI bus interface. The results demonstrate that the methodology and models result in easy IP integration and only a little performance overhead.
引用
收藏
页码:360 / 363
页数:4
相关论文
共 50 条
  • [21] An Interface Design Methodology for Serving Machine Learning Models
    Ogbuju, Emeka
    Ihinkalu, Olalekan
    Oladipo, Francisca
    PROCEEDINGS OF THE 4TH AFRICAN CONFERENCE FOR HUMAN COMPUTER INTERACTION, AFRICHI 2023, 2023, : 12 - 14
  • [22] Interconnect IP steers SoC integration into the fast lane
    Maliniak, David
    Electronic Design, 2002, 50 (25)
  • [23] Islands of synchronicity, a design methodology for SoC design
    Niranjan, AP
    Wiscombe, P
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 64 - 69
  • [24] Avoid signal-integrity blowouts in SOC-design IP-block integration
    Singh, R
    EDN, 2002, 47 (21) : 87 - +
  • [25] SIMPPL: an adaptable SoC framework using a programmable controller IP interface to facilitate design reuse
    Shannon, Lesley
    Chow, Paul
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 377 - 390
  • [26] Design of LCD driver IP for SOC applications
    Huang, YJ
    Liu, CF
    Chang, SP
    Chuang, FY
    Chen, CC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 62 - 65
  • [27] An bidirectional IP wrapper design for SoC DFT
    Ren Xiaojun
    Zhang Jinyi
    Cao xing
    Li Jiao
    PROCEEDINGS OF THE SEVENTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN, PACKAGING AND FAILURE ANALYSIS (HDP'05), 2005, : 492 - 496
  • [28] IIPS: Infrastructure IP for Secure SoC Design
    Wang, Xinmu
    Zheng, Yu
    Basak, Abhishek
    Bhunia, Swarup
    IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (08) : 2226 - 2238
  • [29] Analog IP design flow for SoC applications
    Hamour, M
    Saleh, R
    Mirabbasi, S
    Ivanov, A
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 676 - 679
  • [30] Design methodology for IP providers
    Haase, J
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION 1999, PROCEEDINGS, 1999, : 728 - 732