On the Design of Low-Power Hybrids for Full Duplex Simultaneous Bidirectional Signaling Links

被引:15
|
作者
Yuan, Chen [1 ]
Naguib, Ahmed [2 ,3 ]
Shekhar, Sudip [1 ]
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Univ British Columbia, Vancouver, BC V6T 1Z4, Canada
[3] Inphi Canada, Ottawa, ON K2K 3J1, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Echo; full duplex; hybrid; self-interference cancellation; 28 NM CMOS; SERIAL LINK; TRANSCEIVER; VOLTAGE;
D O I
10.1109/TCSI.2019.2962359
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the suitability of full duplex simultaneous bidirectional (FD-SBD) signaling as a method to theoretically double the aggregate data transfer per pin for ultra-short-reach links. Advantages as well as challenges associated with differential FD-SBD links are described, and comparisons are made with single-ended and multilevel signaling schemes. FD-SBD links require a hybrid to recover the weak received signal from the large self-interfering transmitted signal. After providing a summary of prior-art high-speed hybrids, which often utilize replica drivers and current-mode signaling, two voltage-mode hybrids are presented and compared to enable low-power FD-SBD links at high data rates without using any replica drivers. This includes an R-G(m) driver, as well as a resistor-bridge driver derived from a Wheatstone-bridge. It is shown that maintaining a uniform termination impedance is important to support FD-SBD signaling on low insertion-loss links. Accordingly, a resistor-bridge hybrid utilizing an averaging resistor embedded in the output transimpedance amplifier based voltage-mode driver is implemented. A prototype implemented in a 65 nm CMOS process is measured within a transceiver front-end at an aggregate data rate of 15 Gb/s over a short differential channel with 2.5 dB insertion loss at 3.75 GHz on a 4-layer FR4 PCB. The energy/bit for the transceiver front-end is 1.35 pJ/b at an aggregate data rate of 15 Gb/s.
引用
收藏
页码:1413 / 1422
页数:10
相关论文
共 50 条
  • [21] Low-Power Mobile Processor Design for Full-HD Video Coding
    Kimura, Motoki
    Iwata, Kenichi
    Mochizuki, Seiji
    Ueda, Hiroshi
    Hashimoto, Ryoji
    Hatae, Hiroshi
    Watanabe, Hiromi
    IDW'10: PROCEEDINGS OF THE 17TH INTERNATIONAL DISPLAY WORKSHOPS, VOLS 1-3, 2010, : 2161 - 2164
  • [22] Low-power electronics and design
    Roy, K
    Lee, DT
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (03) : 233 - 234
  • [23] An Analysis of Full Adder Cells for Low-Power Data Oriented Adders Design
    Brzozowski, Ireneusz
    Palys, Damian
    Kos, Andrzej
    MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, MIXDES 2013, 2013, : 346 - 351
  • [24] LOW-POWER VLSI DESIGN
    ROY, K
    CHATTERJEE, A
    IEEE DESIGN & TEST OF COMPUTERS, 1994, 11 (04): : 6 - 7
  • [25] Low-power design techniques
    Roy, K
    INTEGRATION-THE VLSI JOURNAL, 2006, 39 (02) : 63 - 63
  • [26] Extreme low-power design
    Andersen, Dean
    EDN, 2007, 52 (10) : 65 - +
  • [27] Design of Low-Power DSP-Free Coherent Receivers for Data Center Links
    Perin, Jose Krause
    Shastri, Anujit
    Kahn, Joseph M.
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2017, 35 (21) : 4650 - 4662
  • [28] Design of low-power libraries
    Cent Suisse d'Electronique et de, Microtechnique SA, Neuchatel, Switzerland
    Proc IEEE Int Conf Electron Circuits Syst, (175-180):
  • [29] Generalized PF Scheduling for Bidirectional and User-Multiplexing Unidirectional Full-duplex Links
    Ohto, Takuya
    Yamamoto, Koji
    Haneda, Katsuyuki
    Nishio, Takayuki
    Morikura, Masahiro
    2015 21ST ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC), 2015, : 359 - 363
  • [30] Achievable Sum Rates of Half- and Full-Duplex Bidirectional OFDM Communication Links
    Xiao, Zhenyu
    Li, Yao
    Bai, Lin
    Choi, Jinho
    IEEE TRANSACTIONS ON VEHICULAR TECHNOLOGY, 2017, 66 (02) : 1351 - 1364