On the Design of Low-Power Hybrids for Full Duplex Simultaneous Bidirectional Signaling Links

被引:15
|
作者
Yuan, Chen [1 ]
Naguib, Ahmed [2 ,3 ]
Shekhar, Sudip [1 ]
机构
[1] Univ British Columbia, Dept Elect & Comp Engn, Vancouver, BC V6T 1Z4, Canada
[2] Univ British Columbia, Vancouver, BC V6T 1Z4, Canada
[3] Inphi Canada, Ottawa, ON K2K 3J1, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Echo; full duplex; hybrid; self-interference cancellation; 28 NM CMOS; SERIAL LINK; TRANSCEIVER; VOLTAGE;
D O I
10.1109/TCSI.2019.2962359
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper investigates the suitability of full duplex simultaneous bidirectional (FD-SBD) signaling as a method to theoretically double the aggregate data transfer per pin for ultra-short-reach links. Advantages as well as challenges associated with differential FD-SBD links are described, and comparisons are made with single-ended and multilevel signaling schemes. FD-SBD links require a hybrid to recover the weak received signal from the large self-interfering transmitted signal. After providing a summary of prior-art high-speed hybrids, which often utilize replica drivers and current-mode signaling, two voltage-mode hybrids are presented and compared to enable low-power FD-SBD links at high data rates without using any replica drivers. This includes an R-G(m) driver, as well as a resistor-bridge driver derived from a Wheatstone-bridge. It is shown that maintaining a uniform termination impedance is important to support FD-SBD signaling on low insertion-loss links. Accordingly, a resistor-bridge hybrid utilizing an averaging resistor embedded in the output transimpedance amplifier based voltage-mode driver is implemented. A prototype implemented in a 65 nm CMOS process is measured within a transceiver front-end at an aggregate data rate of 15 Gb/s over a short differential channel with 2.5 dB insertion loss at 3.75 GHz on a 4-layer FR4 PCB. The energy/bit for the transceiver front-end is 1.35 pJ/b at an aggregate data rate of 15 Gb/s.
引用
收藏
页码:1413 / 1422
页数:10
相关论文
共 50 条
  • [11] Self-Energy Recycling for Low-Power Reliable Networks: Half-Duplex or Full-Duplex?
    Perez, Dian Echevarrla
    Lopez, Onel L. Alcaraz
    Alves, Hirley
    Latva-aho, Matti
    IEEE SYSTEMS JOURNAL, 2022, 16 (03): : 4780 - 4791
  • [12] Design Considerations for Low-Power Analog Front Ends in Full-Duplex 10GBASE-T Transceivers
    Westra, Jan R.
    Mulder, Jan
    Ke, Yi
    Vecchi, Davide
    Liu, Xiaodong
    Arslan, Erol
    Wan, Jiansong
    Zhang, Qiongna
    Wang, Sijia
    van der Goes, Frank
    Bult, Klaas
    2014 IEEE PROCEEDINGS OF THE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2014,
  • [13] A Full-Duplex Bidirectional Amplifier With Low DC Power Consumption Using Tunnel Diodes
    Khaledian, Seiran
    Farzami, Farhad
    Erricolo, Danilo
    Smida, Besma
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (12) : 1125 - 1127
  • [14] LOW-POWER DESIGN
    HINES, J
    KO, U
    MEIER, SE
    NAPPER, S
    PEDRAM, M
    ROY, K
    IEEE DESIGN & TEST OF COMPUTERS, 1995, 12 (04): : 84 - 90
  • [15] Low-power design
    Roy, K
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 323 - 323
  • [16] Low-Power Full-Duplex Transmit-Receive Circuits for Wearable Ultrasound Transducers
    Sahoo, Abhishek
    Zhou, Steven
    Smith, Collin
    Ebbini, Emad S.
    2022 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IEEE IUS), 2022,
  • [17] Design of Area-Efficient and Low-Power Magnetic Full Adder
    Sreeja, R. R.
    Kamala, J.
    Sahaana, K.
    SPIN, 2025, 15 (01)
  • [18] Design and Performance Analysis of Low-Power Hybrid Full Adder Circuit
    Upadhyay, Rahul Mani
    Kumar, Manish
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2021, 16 (01): : 13 - 23
  • [19] Low-power design technique for decision-feedback equalisation in serial links
    Zargaran-Yazd, A.
    Mirabbasi, S.
    ELECTRONICS LETTERS, 2012, 48 (17) : 1042 - 1043
  • [20] Low-Power High-Capacity Full-Duplex Scheme for Uplink Self-Backhauling
    Ahiadormey, Roger Kwao
    Choi, Kwonhue
    IEEE COMMUNICATIONS LETTERS, 2022, 26 (09) : 2210 - 2214