High-Performance Adaption of ARM Processors into Network-on-Chip Architectures

被引:0
|
作者
Tung Nguyen [1 ,2 ]
Duy-Hieu Bui [1 ]
Hai-Phong Phan [1 ]
Trang-Trinh Dang [2 ]
Xuan-Tu Tran [1 ]
机构
[1] VNU Univ Engn & Technol, SIS Lab, Hanoi, Vietnam
[2] RMIT Vietnam, Ho Chi Minh City, Vietnam
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for system scalability, reusability, and the decoupling between computation and communication have motivated the growth of Network-on-Chip (NoC) paradigm in the recent years. The system design has changed from the computation centric design to the communication centric design. Researchers have proposed a number of NoC architectures. Most of these works focus on network architectures and routing algorithms, however, the interfaces between network architectures and processing units also need to be addressed to improve the overall performance of the system. This paper presents an efficient AXI (Advanced eXtensible Interface) compliant network adapter for 2D mesh Wormhole-based NoC architectures, named AXI-NoC adapter. The proposed network adapter achieves high frequency of 650MHz with a low area footprint (952 cells, approximate to 2,793 mu m(2) with a CMOS 45nm technology) by using an effective micro-architecture and with zero latency by using the mux-selection method.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [31] A high-performance fully adaptive routing based on software defined network-on-chip
    Ji, Ning
    Zhou, Xiaofeng
    Yang, Yintang
    MICROELECTRONICS JOURNAL, 2023, 141
  • [32] On Improving the Performance of Hybrid Wired-Wireless Network-on-Chip Architectures
    Zong, Wen
    Agyeman, Michael Opoku
    NINTH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES, NOCARC 2016, 2016, : 27 - 32
  • [33] High Performance Collective Communication-Aware 3D Network-on-Chip Architectures
    Joardar, Biresh Kumar
    Duraisamy, Karthi
    Pande, Partha Pratim
    PROCEEDINGS OF THE 2018 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2018, : 1351 - 1356
  • [34] Power Modeling for High Performance Network-on-Chip Architectures (vol 50, pg 80, 2017)
    Durrani, Yaseer Arafat
    Riesgo, Teresa
    MICROPROCESSORS AND MICROSYSTEMS, 2017, 50 : R1 - R1
  • [35] Communication Power Optimization for Network-on-Chip Architectures
    Shin, Dongkun
    Kim, Jihong
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 165 - 176
  • [36] Exploiting Software Pipelining for Network-on-Chip architectures
    Li, Feihui
    Kandemir, Mahmut
    Kolcu, Ibrahim
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 295 - +
  • [37] A power and energy exploration of Network-on-Chip architectures
    Banerjee, Arnab
    Mullins, Robert
    Moore, Simon
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 163 - +
  • [38] Timing-Resilient Network-on-Chip Architectures
    Panteloukas, Alexandros
    Psarras, Anastasios
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 77 - 82
  • [39] Introduction to the Special Issue on Network-on-Chip Architectures
    Daneshtalab, Masoud
    Palesi, Maurizio
    Mak, Terrence
    COMPUTERS & ELECTRICAL ENGINEERING, 2014, 40 (08) : 257 - 259
  • [40] Packet switching optical network-on-chip architectures
    Zhang, Lei
    Regentova, Emma E.
    Tan, Xianfang
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 697 - 714