High-Performance Adaption of ARM Processors into Network-on-Chip Architectures

被引:0
|
作者
Tung Nguyen [1 ,2 ]
Duy-Hieu Bui [1 ]
Hai-Phong Phan [1 ]
Trang-Trinh Dang [2 ]
Xuan-Tu Tran [1 ]
机构
[1] VNU Univ Engn & Technol, SIS Lab, Hanoi, Vietnam
[2] RMIT Vietnam, Ho Chi Minh City, Vietnam
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The demand for system scalability, reusability, and the decoupling between computation and communication have motivated the growth of Network-on-Chip (NoC) paradigm in the recent years. The system design has changed from the computation centric design to the communication centric design. Researchers have proposed a number of NoC architectures. Most of these works focus on network architectures and routing algorithms, however, the interfaces between network architectures and processing units also need to be addressed to improve the overall performance of the system. This paper presents an efficient AXI (Advanced eXtensible Interface) compliant network adapter for 2D mesh Wormhole-based NoC architectures, named AXI-NoC adapter. The proposed network adapter achieves high frequency of 650MHz with a low area footprint (952 cells, approximate to 2,793 mu m(2) with a CMOS 45nm technology) by using an effective micro-architecture and with zero latency by using the mux-selection method.
引用
收藏
页码:222 / 227
页数:6
相关论文
共 50 条
  • [21] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Md. Hasan Furhad
    Jong-Myon Kim
    The Journal of Supercomputing, 2014, 69 : 766 - 792
  • [22] A shortly connected mesh topology for high performance and energy efficient network-on-chip architectures
    Furhad, Md Hasan
    Kim, Jong-Myon
    JOURNAL OF SUPERCOMPUTING, 2014, 69 (02): : 766 - 792
  • [23] A Survey on Optical Network-on-Chip Architectures
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    ACM COMPUTING SURVEYS, 2018, 50 (06)
  • [24] Network-on-chip architectures and design methods
    Benini, L
    Bertozzi, D
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2005, 152 (02): : 261 - 272
  • [25] Network-on-chip architectures and design methodologies
    Palesi, Maurizio
    Kumar, Shashi
    Marculescu, Radu
    MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 83 - 84
  • [26] A Reliable and High-Performance Network-on-Chip Router Through Decoupled Resource Sharing
    Shahiri, Mostafa
    Valinataj, Mojtaba
    Rahmani, Amir M.
    2016 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS 2016), 2016, : 88 - 95
  • [27] Machine learning-driven performance assessment of network-on-chip architectures
    Patra, Ramapati
    Maji, Prasenjit
    Srivastava, Dipti Sakshi
    Mondal, Hemanta Kumar
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (16): : 24483 - 24519
  • [28] Performance and Power Optimization through Data Compression in Network-on-Chip Architectures
    Das, Reetuparna
    Mishra, Asit K.
    Nicopoulos, Chrysostomos
    Park, Dongkook
    Narayanan, Vijaykrishnan
    Iyer, Ravishankar
    Yousif, Mazin S.
    Das, Chita R.
    2008 IEEE 14TH INTERNATIONAL SYMPOSIUM ON HIGH PEFORMANCE COMPUTER ARCHITECTURE, 2008, : 198 - +
  • [29] Power and performance analysis of 3D network-on-chip architectures
    Halavar, Bheemappa
    Talawar, Basavaraj
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 83
  • [30] Design Trade off and Performance Analysis of Router Architectures in Network-on-Chip
    Latif, Jawwad
    Chaudhry, Hassan Nazeer
    Azam, Sadia
    Baloch, Naveed Khan
    10TH INTERNATIONAL CONFERENCE ON FUTURE NETWORKS AND COMMUNICATIONS (FNC 2015) / THE 12TH INTERNATIONAL CONFERENCE ON MOBILE SYSTEMS AND PERVASIVE COMPUTING (MOBISPC 2015) AFFILIATED WORKSHOPS, 2015, 56 : 421 - 426