High-throughput VLSI implementations of iterative decoders and related code construction problems

被引:0
|
作者
Nagarajan, Vijay [1 ]
Laendner, Stefan
Milenkovic, Olgica
Jayakumar, Nikhil
Khatri, Sunil P.
机构
[1] Univ Colorado, Boulder, CO 80309 USA
[2] Texas A&M Univ, College Stn, TX USA
关键词
code construction; fully-parallel VLSI implementation; iterative decoding; low-density parity-check codes; network of PLAs;
D O I
10.1007/s11265-007-0054-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe an efficient, fully-parallel Network of Programmable Logic Array (NPLA)-based realization of iterative decoders for structured LDPC codes. The LDPC codes are developed in tandem with the underlying VLSI implementation technique, without compromising chip design constraints. Two classes of codes are considered: one, based on combinatorial objects derived from difference sets and generalizations of non-averaging sequences, and another, based on progressive edge-growth techniques. The proposed implementation reduces routing congestion, a major issue not addressed in prior work. The operating power, delay and chip-size of the circuits are estimated, indicating that the proposed method significantly outperforms presently used standard-cell based architectures. The described LDPC designs can be modified to accommodate widely different requirements, such as those arising in recording systems, as well as wireless and optical data transmission devices.
引用
收藏
页码:185 / 206
页数:22
相关论文
共 50 条
  • [21] A high-throughput VLSI architecture for linear turbo equalization
    Lee, SJ
    Shanbhag, NR
    CONFERENCE RECORD OF THE THIRTY-SEVENTH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 2003, : 2142 - 2146
  • [22] Implementation of scalable power and area efficient high-throughput Viterbi decoders
    Gemmeke, T
    Gansen, M
    Noll, TG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (07) : 941 - 948
  • [23] Analysis and Design of Cost-Effective, High-Throughput LDPC Decoders
    Thien Truong Nguyen-Ly
    Savin, Valentin
    Le, Khoa
    Declercq, David
    Ghaffari, Fakhreddine
    Boncalo, Oana
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (03) : 508 - 521
  • [24] Efficient and high-throughput implementations of AES-GCM on FPGAs
    Zhou, Gang
    Michalik, Harald
    Hinsenkamp, Laszlo
    ICFPT 2007: INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY, PROCEEDINGS, 2007, : 185 - +
  • [25] Low-latency architectures for high-throughput rate viterbi decoders
    Kong, JJ
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 642 - 651
  • [26] High-throughput VLSI Design and Implementation of MQ-Encoder
    Di, Zhi-Xiong
    Shi, Jiang-Yi
    Hao, Yue
    Liu, Kai
    Li, Yun-Song
    Zhao, Zhe-Fei
    Ma, Pei-Jun
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 559 - 561
  • [27] A High-Throughput VLSI Architecture Design of Canonical Huffman Encoder
    Shao, Zhenyu
    Di, Zhixiong
    Feng, Quanyuan
    Wu, Qiang
    Fan, Yibo
    Yu, Xulin
    Wang, Wenqiang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (01) : 209 - 213
  • [28] Iterative reconstruction methods for high-throughput PET tomographs
    Hamill, J
    Bruckbauer, T
    PHYSICS IN MEDICINE AND BIOLOGY, 2002, 47 (15): : 2627 - 2636
  • [29] High-Throughput Architecture and Implementation of Regular (2, dc) Nonbinary LDPC Decoders
    Tao, Yaoyu
    Park, Youn Sung
    Zhang, Zhengya
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 2625 - 2628
  • [30] Unfolded SiBM BCH Decoders for High-Throughput Low-Latency Applications
    Wang, Xu
    Fougstedt, Christoffer
    Svensson, Lars
    Larsson-Edefors, Per
    2024 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, ISVLSI, 2024, : 216 - 221