High-throughput VLSI implementations of iterative decoders and related code construction problems

被引:0
|
作者
Nagarajan, Vijay [1 ]
Laendner, Stefan
Milenkovic, Olgica
Jayakumar, Nikhil
Khatri, Sunil P.
机构
[1] Univ Colorado, Boulder, CO 80309 USA
[2] Texas A&M Univ, College Stn, TX USA
关键词
code construction; fully-parallel VLSI implementation; iterative decoding; low-density parity-check codes; network of PLAs;
D O I
10.1007/s11265-007-0054-9
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe an efficient, fully-parallel Network of Programmable Logic Array (NPLA)-based realization of iterative decoders for structured LDPC codes. The LDPC codes are developed in tandem with the underlying VLSI implementation technique, without compromising chip design constraints. Two classes of codes are considered: one, based on combinatorial objects derived from difference sets and generalizations of non-averaging sequences, and another, based on progressive edge-growth techniques. The proposed implementation reduces routing congestion, a major issue not addressed in prior work. The operating power, delay and chip-size of the circuits are estimated, indicating that the proposed method significantly outperforms presently used standard-cell based architectures. The described LDPC designs can be modified to accommodate widely different requirements, such as those arising in recording systems, as well as wireless and optical data transmission devices.
引用
收藏
页码:185 / 206
页数:22
相关论文
共 50 条
  • [11] Energy-Efficient High-Throughput Staircase Decoders
    Fougstedt, Christoffer
    Larsson-Edefors, Per
    2018 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXPOSITION (OFC), 2018,
  • [12] High-throughput VLSI architecture for FFT computation
    Cheng, Chao
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (10) : 863 - 867
  • [13] High-Throughput Cognitive-Amplification Detector for LDPC Decoders
    Lim, Melvin Heng Li
    Goh, Wang Ling
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (10) : 2961 - 2969
  • [14] A scalable system architecture for high-throughput turbo-decoders
    Thul, MJ
    Gilbert, F
    Vogt, T
    Kreiselmaier, G
    Wehn, N
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 152 - 158
  • [15] A Scalable System Architecture for High-Throughput Turbo-Decoders
    Michael J. Thul
    Frank Gilbert
    Timo Vogt
    Gerd Kreiselmaier
    Norbert Wehn
    Journal of VLSI signal processing systems for signal, image and video technology, 2005, 39 : 63 - 77
  • [16] A scalable system architecture for high-throughput turbo-decoders
    Thul, MJ
    Gilbert, F
    Vogt, T
    Kreiselmaier, G
    Wehn, N
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 39 (1-2): : 63 - 77
  • [17] A high-throughput VLSI architecture for LZFG data compression
    Chen, JM
    Wei, CH
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2002, E85D (03) : 497 - 509
  • [18] High-Throughput VLSI Architecture for GRAND Markov Order
    Abbas, Syed Mohsin
    Jalaleddine, Marwan
    Gross, Warren J.
    2021 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS 2021), 2021, : 158 - 163
  • [19] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [20] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676