An Area- and Energy-Efficient Multimode FFT Processor for WPAN/WLAN/WMAN Systems

被引:58
|
作者
Tang, Song-Nien [1 ]
Liao, Chi-Hsiang [2 ]
Chang, Tsin-Yuan [3 ]
机构
[1] Ind Technol Res Inst, Hsinchu, Taiwan
[2] Phison Inc, Hsinchu, Taiwan
[3] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
Fast Fourier transform (FFT); orthogonal frequency division multiplexing (OFDM); WiMAX; wireless personal area network (WPAN); wireless local area network (WLAN); wireless metropolitan area network (WMAN); UWB; HIGH-PERFORMANCE; FFT/IFFT PROCESSOR; LOW-POWER; TRANSFORM; ARCHITECTURE; ALGORITHM; DESIGN; CHIP;
D O I
10.1109/JSSC.2012.2187406
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a multimode FFT processor for wireless personal area network (WPAN), wireless local area network (WLAN), and wireless metropolitan area network (WMAN) applications. Using the proposed flexible-radix-configuration multipath-delay-feedback (FRCMDF) architecture, variable-length/multiple-stream FFTs capable of achieving a high throughput can be performed in a hardware-efficient manner. Based on the FRCMDF structure, a dual-optimized multiplication scheme is also proposed to further improve the area and energy efficiency. In addition, the proposed configuration scheme can provide an architectural support for power scalability across FFT modes. A test chip for the proposed FFT processor has been designed and fabricated using a TSMC-0.18 mu m CMOS process with a core size of 3.2 mm(2) and a signal-to-quantization-noise ratio (SQNR) of over 40 dB. When the FFT mode is configured to operate as a 2.4 GS/s 512-point FFT at 300 MHz, the measured power consumption is 507 mW. Compared with previous multimode FFT designs, our FFT chip is more area- and energy-efficient as it is able to provide relatively higher throughput per unit area or per unit power consumption. Also, the power scalability across FFT modes is relatively exhibited in the proposed FFT processor.
引用
收藏
页码:1419 / 1435
页数:17
相关论文
共 50 条
  • [31] A HIGH-PERFORMANCE AND ENERGY-EFFICIENT FFT IMPLEMENTATION ON SUPER PARALLEL PROCESSOR (MX) FOR MOBILE MULTIMEDIA APPLICATIONS
    Sugimura, Takeaki
    Yamasaki, Hiroyuki
    Noda, Hideyuki
    Yamamoto, Osamu
    Okuno, Yoshihiro
    Arimoto, Kazutami
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATIONS SYSTEMS (ISPACS 2008), 2008, : 66 - 69
  • [32] Energy-Efficient Proprietary Transceivers for IoT and Smartphone-Based WPAN
    Rhee, Woogeun
    Liu, Dang
    Zhang, Yining
    Wang, Zhihua
    2017 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2017, : 40 - 42
  • [33] An area-efficient FFT processor for the OFDMA transceiver communication system
    Nirmala, N.
    Sumathi, S.
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2019, 31 (14):
  • [34] Design of Area- and Power-Efficient Pipeline FFT Processors for 8x8 MIMO-OFDM Systems
    Yoshizawa, Shingo
    Miyanaga, Yoshikazu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2012, E95A (02) : 550 - 558
  • [35] A hardware efficient VLSI architecture for FFT processor in OFDM systems
    Wu, JM
    Liu, K
    Shen, B
    Min, R
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 82 - 85
  • [36] Cosynthesis of energy-efficient multimode embedded systems with consideration of mode-execution probabilities
    Schmitz, MT
    Al-Hashimi, BM
    Eles, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 153 - 169
  • [37] Efficient pipeline FFT processors for WLAN MIMO-OFDM systems
    Sansaloni, T
    Pérez-Pascual, A
    Torres, V
    Valls, J
    ELECTRONICS LETTERS, 2005, 41 (19) : 1043 - 1044
  • [38] Area- and Energy-Efficient Sub-GHz Impulse Radio UWB Transmitter With Output Amplitude Enhancement for Biomedical Implants
    Tong, Xingyuan
    An, Dongwei
    Li, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (06) : 1807 - 1811
  • [39] An energy-efficient reconfigurable baseband processor for flexible radios
    Poon, Ada S. Y.
    2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 393 - 398
  • [40] An energy-efficient reconfigurable baseband processor for wireless communications
    Poon, Ada S. Y.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 319 - 327