Design of Area- and Power-Efficient Pipeline FFT Processors for 8x8 MIMO-OFDM Systems

被引:3
|
作者
Yoshizawa, Shingo [1 ]
Miyanaga, Yoshikazu [1 ]
机构
[1] Hokkaido Univ, Grad Sch Informat Sci & Technol, Sapporo, Hokkaido 0600814, Japan
关键词
pipeline FFT processor; MIMO-OFDM; VLSI architecture; IEEE; 802.11ac; FFT/IFFT PROCESSOR;
D O I
10.1587/transfun.E95.A.550
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present area- and power-efficient pipeline 128- and 128/64-point fast Fourier transform (FFT) processors for 8x8 multiple-input multiple-output orthogonal frequency multiplexing (MIMO-OFDM) systems based on the specification framework of IEEE 802.11 ac WLANs. Our new FFT processors use mixed-radix multipath delay commutator (MRMDC) architecture from the point of view of low complexity and high memory use. A conventional MRMDC architecture induces large circuits in delay commutators, which change the order of data sequences for the butterfly units. The proposed architecture replaces delay elements with new commutators that cooperate with other MIMO-OFDM processing blocks. These commutators are inserted in the front and rear of the input and output memory units. Our FFT processors exhibit a 50-51% reduction in logic gates and 70-72% reduction in power dissipation as compared with conventional ones.
引用
收藏
页码:550 / 558
页数:9
相关论文
共 50 条
  • [1] An Area and Power Efficient Pipeline FFT Processor for 8x8 MIMO-OFDM Systems
    Yoshizawa, Shingo
    Orikasa, Atsushi
    Miyanaga, Yoshikazu
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2705 - 2708
  • [2] Efficient pipeline FFT processors for WLAN MIMO-OFDM systems
    Sansaloni, T
    Pérez-Pascual, A
    Torres, V
    Valls, J
    ELECTRONICS LETTERS, 2005, 41 (19) : 1043 - 1044
  • [3] Design of an SVD Engine for 8x8 MIMO Precoding Systems
    Wu, Chun-Hun
    Liu, Chin-Yi
    Tsai, Pei-Yun
    2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2017, : 348 - 351
  • [4] Low complexity pipeline FFT processor for MIMO-OFDM systems
    Lee, Sangmin
    Jung, Yunho
    Kim, Jaeseok
    IEICE ELECTRONICS EXPRESS, 2007, 4 (23): : 750 - 754
  • [5] Area-efficient FFT processor for MIMO-OFDM based SDR systems
    Jang, Soohyun
    Yang, Gijung
    Lee, Seongjoo
    Jung, Yunho
    IEICE ELECTRONICS EXPRESS, 2013, 10 (15):
  • [6] A Hardware Efficient Multiple-Stream Pipeline FFT Processor for MIMO-OFDM Systems
    Xia, Kai-Feng
    Wu, Bin
    Xiong, Tao
    Ye, Tian-Chun
    Chen, Cheng-Ying
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2017, E100A (02): : 592 - 601
  • [7] Area-Efficient FFT Processors for OFDM Systems
    Shin, Sung Kyung
    Sunwoo, Myung Hoon
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 268 - 269
  • [8] Detection and Channel Estimation in 8 x 8 MIMO-OFDM
    Suikkanen, Essi
    Ketonen, Johanna
    Juntti, Markku
    2014 9TH INTERNATIONAL CONFERENCE ON COGNITIVE RADIO ORIENTED WIRELESS NETWORKS AND COMMUNICATIONS (CROWNCOM), 2014, : 299 - 304
  • [9] Design and Implementation of the Reconfigurable Area and Power-Efficient Steganography for Medical Information's in MIMO-OFDM Channel Coding
    Lakshmi, C.
    Jayarin, P. Jesu
    WIRELESS PERSONAL COMMUNICATIONS, 2022, 124 (03) : 2271 - 2298
  • [10] Design and Implementation of the Reconfigurable Area and Power-Efficient Steganography for Medical Information’s in MIMO-OFDM Channel Coding
    C. Lakshmi
    P. Jesu Jayarin
    Wireless Personal Communications, 2022, 124 : 2271 - 2298