A 0.18-μm Dual-Gate CMOS Device Modeling and Applications for RF Cascode Circuits

被引:9
|
作者
Chang, Hong-Yeh [1 ]
Liang, Kung-Hao [1 ]
机构
[1] Natl Cent Univ, Dept Elect Engn, Jhongli 32001, Taoyuan, Taiwan
关键词
BSIM; CMOS; dual gate; low-noise amplifier (LNA); mixer; modeling; LOW-POWER; P-MOSFET; NOISE; GHZ; MIXER; EXTRACTION; DESIGN;
D O I
10.1109/TMTT.2010.2091201
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A merged-diffusion dual-gate CMOS device model is presented in this paper. The proposed large-signal model consists of two intrinsic BSIM3v3 nonlinear models and parasitic components. The parasitic elements, including the substrate networks, the distributed resistances, and the inductances, are extracted from the measured S-parameters. In order to verify the model accuracy, a cascode configuration with the proposed dual-gate device is employed in a low-noise amplifier. The dual-gate model is also evaluated with power sweep and load-pull measurements. In addition, a doubly balanced dual-gate mixer is successfully demonstrated using the proposed model. The measured results agree with the simulated results using the proposed device model for both linear and nonlinear applications. The advanced large-signal dual-gate CMOS model can be further used as an RF sub-circuit cell for simplifying the design procedure.
引用
收藏
页码:116 / 124
页数:9
相关论文
共 50 条
  • [11] A 2.4-GHz 0.18-μm CMOS self-biased cascode power amplifier
    Sowlati, T
    Leenaerts, DMW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (08) : 1318 - 1324
  • [12] Evaluation of RF electrostatic discharge (ESD) protection in 0.18-μm CMOS technology
    Du, Xiaoyang
    Dong, Shurong
    Han, Yan
    Liou, Juin J.
    Huo, Mingxu
    Li, You
    Cui, Qiang
    Huang, Dahai
    Wang, Demiao
    MICROELECTRONICS RELIABILITY, 2008, 48 (07) : 995 - 999
  • [13] Characterization of channel width dependence of gate delay in 0.18-μm CMOS technology
    R and D Division, LG Semicon Company, Ltd., Choongbuk 361-480, Korea, Republic of
    IEEE Electron Device Lett, 10 (498-500):
  • [14] Investigation on SCR-based ESD protection device for biomedical integrated circuits in a 0.18-μm CMOS process
    Lin, Chun-Yu
    Chiu, Yan-Lian
    MICROELECTRONICS RELIABILITY, 2015, 55 (11) : 2229 - 2235
  • [15] Characterization of channel width dependence of gate delay in 0.18-μm CMOS technology
    Park, MK
    Lee, HD
    Jang, MJ
    IEEE ELECTRON DEVICE LETTERS, 1999, 20 (10) : 498 - 500
  • [16] A RF receiver frontend for SC-UWB in a 0.18-μm CMOS process
    郭瑞
    张海英
    Journal of Semiconductors, 2012, (12) : 49 - 55
  • [17] A RF receiver frontend for SC-UWB in a 0.18-μm CMOS process
    郭瑞
    张海英
    Journal of Semiconductors, 2012, 33 (12) : 49 - 55
  • [18] The effects of fluorine on parametrics and reliability in a 0.18-μm 3.5/6.8 nm dual gate oxide CMOS technology
    Hook, TB
    Adler, E
    Guarin, F
    Lukaitis, J
    Rovedo, N
    Schruefer, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (07) : 1346 - 1353
  • [19] A 24GHz Dual-Gate Mixer Using Sub-Harmonic in 0.18μm CMOS Technology
    Bae, Hyo-Rim
    Cho, Choon Sik
    Lee, Jae W.
    Kim, Jaeheung
    APMC: 2009 ASIA PACIFIC MICROWAVE CONFERENCE, VOLS 1-5, 2009, : 1739 - +
  • [20] An L1-Band Dual-Mode RF Receiver for GPS and Galileo in 0.18-μm CMOS
    Jo, Jun-Gi
    Lee, Jong-Ho
    Park, Dojin
    Pu, Young Gun
    Shin, Sung-Cheol
    Lee, Kang-Yoon
    Park, Sung-Eon
    Lee, Suk-Joong
    Yoo, Changsik
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (04) : 919 - 927