Short-Channel Performance Improvement by Raised Source/Drain Extensions With Thin Spacers in Trigate Silicon Nanowire MOSFETs

被引:35
|
作者
Saitoh, Masumi [1 ]
Nakabayashi, Yukio [1 ]
Uchida, Ken [2 ]
Numata, Toshinori [1 ]
机构
[1] Toshiba Co Ltd, Corp R&D Ctr, Adv LSI Technol Lab, Yokohama, Kanagawa 2358522, Japan
[2] Tokyo Inst Technol, Tokyo 1528552, Japan
关键词
Drain-induced barrier lowering (DIBL); nanowire transistor; parasitic capacitance; parasitic resistance; raised source/drain (S/D); trigate; TECHNOLOGY; RESISTANCE; SI;
D O I
10.1109/LED.2010.2101043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We investigate the short-channel performance of trigate silicon nanowire transistors. Drain-induced barrier lowering at a gate length of 25 nm is strongly suppressed by reducing the nanowire width (W-NW) down to 10 nm. We found that the parasitic resistance (R-SD) of nanowire transistors is dominated by nanowire-shaped source/drain (S/D) regions under the gate spacer whose resistivity is higher than that in wider regions. We succeeded in significant R-SD reduction by raised S/D with thin gate spacer whose width is 10 nm. Although the parasitic capacitance (C-para) increases by spacer thinning, C-para increase is much smaller than R-SD reduction, and great performance improvement is obtained for a W-NW of less than 15 nm.
引用
收藏
页码:273 / 275
页数:3
相关论文
共 50 条
  • [21] Dopant-Segregation Technique for Leakage Reduction and Performance Improvement in Trigate Transistors Without Raised Source/Drain Epitaxy
    Liu, Fei
    Zhang, Zhen
    Khater, Marwan H.
    Zhu, Yu
    Koswatta, Siyuranga O.
    Chang, Josephine
    Gonsalves, Jemima
    Price, William
    Engelmann, Sebastian U.
    Guillorn, Michael A.
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (05) : 512 - 514
  • [22] 2-DIMENSIONAL ANALYTICAL MODELING OF THE SOURCE DRAIN ENGINEERING INFLUENCE ON SHORT-CHANNEL EFFECTS IN SOI MOSFETS
    JOACHIM, HO
    YAMAGUCHI, Y
    INOUE, Y
    TSUBOUCHI, N
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1995, 34 (2B): : 822 - 826
  • [23] SHORT-CHANNEL MOSFETS FABRICATED USING CW ND - YAG LASER ANNEALING OF AS-IMPLANTED SOURCE AND DRAIN
    YOSHIDA, M
    OKABAYASHI, H
    ISHIDA, K
    JAPANESE JOURNAL OF APPLIED PHYSICS, 1981, 20 (11) : 2121 - 2126
  • [24] SiGe source/drain structure for the suppression of the short-channel effect of sub-0.1-μm p-channel MOSFETs
    Nishiyama, A
    Matsuzawa, K
    Takagi, S
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2001, 48 (06) : 1114 - 1120
  • [25] A threshold voltage model for short-channel MOSFETs taking into account the varying depth of channel depletion layers around the source and drain
    Baishya, Srimanta
    Mallik, Abhijit
    Sarkar, Chandan Kumar
    MICROELECTRONICS RELIABILITY, 2008, 48 (01) : 17 - 22
  • [26] Nonsaturating Drain Current Characteristic in Short-Channel Amorphous-Silicon Thin-Film Transistors
    Wie, Chu Ryang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) : 846 - 854
  • [27] Physical mechanism of source and drain resistance reduction for high-performance short-channel InGaZnO thin-film transistors
    Ota, Kensuke
    Sakuma, Kiwamu
    Irisawa, Toshifumi
    Tanaka, Chika
    Matsushita, Daisuke
    Saitoh, Masumi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2015, 54 (04)
  • [28] Fringing Field and Short Channel Effects in Thin-Body SOI MOSFETs with Shallow Source/Drain
    Hsia, Lui-Kai
    Shih, Chun-Hsing
    Kang, Ting-Shiuan
    Nguyen Dang Chien
    Nguyen Van Kien
    2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 130 - 133
  • [29] Failure of effective-channel length extraction methods due to the effect of the relative doping level of source and drain in short-channel LDD MOSFETs
    Latif, Z
    OrtizConde, A
    Liou, JJ
    Sanchez, FJG
    Wong, W
    1996 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 1996, : 91 - 93
  • [30] Impact of Source/Drain Underlap on the Ballistic Performance of Silicon and Germanium-Tin Nanowire p-MOSFETs
    Yadav, Dibakar
    Nair, Deleep R.
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,