Investigation of TSV Metallization for MEMS Packaging Technology

被引:0
|
作者
Burakov, Mikhail M. [1 ]
Vertyanov, Denis V. [1 ]
Boyko, Anton N. [1 ]
Sosnovsky, Aleksandr V. [1 ]
机构
[1] Natl Res Univ Elect Technol MIET, Inst NanomicroSyst Technol, Moscow, Russia
关键词
TSV; Through Silicon Via; advanced packaging; deep silicon etching; electrodeposition; magnetron sputtering;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The results of obtaining of metallized holes of 40 to 100 micrometers diameter in a silicon substrate of 300 micrometers thickness are presented. Deep plasma-chemical etching method with repetitive cycling of passivation and etching steps (the Bosch process) was used for holes formation. Silicon thermal oxidation method was used to form a dielectric layer. Metallization was carried out with a combination of magnetron sputtering and electrochemical deposition methods, 50 micrometers chromium sublayer and copper layer were deposited by magnetron sputtering. The copper conductive layer was expanded by electrodeposition. Such a combination of magnetron sputtering and electrodeposition ensures the best filling of the holes with a copper layer and fabrication reproducibility. It was shown also that a chamfer on the hole ends provides enhanced conditions for metal filling and eligible properties of interconnects. The developed technology can be used in 3D integration, MEMS packaging technology and fabrication of silicon interposers.
引用
收藏
页码:1599 / 1603
页数:5
相关论文
共 50 条
  • [21] Metallization issues for MEMS
    Tait, RN
    ADVANCED METALLIZATION CONFERENCE 2003 (AMC 2003), 2004, : 557 - 566
  • [22] MEMS sensor packaging using LTCC substrate technology
    Kopola, H
    Lenkkeri, J
    Kautio, K
    Torkkeli, A
    Rusanen, O
    Jaakola, T
    DEVICE AND PROCESS TECHNOLOGIES FOR MEMS AND MICROELECTRONICS II, 2001, 4592 : 148 - 158
  • [23] Ceramic Substrate Technology for Wafer Level Packaging of MEMS
    Ziesche, Steffen
    Ihle, Martin
    Gabler, Felix
    Roscher, Frank
    2016 39TH INTERNATIONAL SPRING SEMINAR ON ELECTRONICS TECHNOLOGY (ISSE), 2016, : 144 - 148
  • [24] CVD diamond thin film technology for MEMS packaging
    Zhu, XW
    Aslarn, DM
    DIAMOND AND RELATED MATERIALS, 2006, 15 (2-3) : 254 - 258
  • [25] RF-MEMS: Materials and technology, integration and packaging
    Tilmans, HAC
    MATERIALS, INTEGRATION AND PACKAGING ISSUES FOR HIGH-FREQUENCY DEVICES, 2004, 783 : 79 - 90
  • [27] Design of vertical packaging technology for RF MEMS switch
    Bansal, Deepak
    Sharma, Akshdeep
    Kaur, Maninder
    Rangra, K. J.
    16TH INTERNATIONAL WORKSHOP ON PHYSICS OF SEMICONDUCTOR DEVICES, 2012, 8549
  • [28] Packaging Technology for an Implantable Inner Ear MEMS Microphone
    Prochazka, Lukas
    Huber, Alexander
    Dobrev, Ivo
    Harris, Francesca
    Dalbert, Adrian
    Roosli, Christof
    Obrist, Dominik
    Pfiffner, Flurin
    SENSORS, 2019, 19 (20)
  • [29] Thick resist alignment technology for MEMS and advanced packaging
    Brubaker, C
    Wieder, B
    Lindner, P
    EMERGING LITHOGRAPHIC TECHNOLOGIES VII, PTS 1 AND 2, 2003, 5037 : 1059 - 1065
  • [30] STP technology - Interconnects, CMOS-MEMS, packaging
    Sato, Norio
    Ishii, Hiromu
    Machida, Katsuyuki
    Adachi, Hideki
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 615 - 621