GaAs multiplier and adder designs for high-speed DSP applications

被引:0
|
作者
Beaumont-Smith, A [1 ]
Burgess, N [1 ]
Cui, S [1 ]
Liebelt, M [1 ]
机构
[1] Univ Adelaide, CHIPTEC, Adelaide, SA 5005, Australia
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes two designs in 0.6 mu m Gallium Arsenide MESFET technology of arithmetic primitives widely used in high-speed DSP integrated circuits. The two designs are: 16x16-bit multiplier simulated delay = 2.4ns 32-bit adder measured delay = 1.3 ns These speeds were achieved at a 0.9 V power supply and the delays quoted are non-pipelined so that the latency is 1. The power dissipation for both designs was found to be less than 0.5 mu W/gate/MHz. Both designs use a layout technique called "Modified Ring Notation" that improves the packing density of these chips compared to previous designs using Ring Notation. The paper presents issues raised in the architecture designs such as minimising wire lengths, compacting the cell layouts, sizing the transistors, and introducing buffers to minimise fan-out loading on the critical path.
引用
收藏
页码:1517 / 1521
页数:5
相关论文
共 50 条
  • [41] A HIGH-SPEED ADDER USING JOSEPHSON ELEMENTS
    MORISUE, M
    KURAMOCHI, K
    MATSUO, H
    IEEE TRANSACTIONS ON MAGNETICS, 1981, 17 (06) : 3420 - 3422
  • [42] HIGH-SPEED FULL-ADDER CIRCUIT
    FURLAN, J
    ELECTRONIC ENGINEERING, 1979, 51 (627): : 21 - 21
  • [43] HIGH-SPEED GaAs 16 multiplied by 16-BIT PARALLEL MULTIPLIER.
    Nakayama, Yoshiro
    Suyama, Katsuhiko
    Shimizu, Haruo
    Fujitsu Scientific and Technical Journal, 1983, 19 (04): : 417 - 429
  • [44] Algorithms for designing efficient multi-precision parallel multiplier and multiplier-adder cells for DSP applications
    Poornaiah, DV
    Ahmad, MO
    Mohan, PVA
    ELECTRONICS LETTERS, 1997, 33 (03) : 173 - 175
  • [45] Improved matrix multiplier design for high-speed digital signal processing applications
    Saha, Prabir
    Banerjee, Arindam
    Bhattacharyya, Partha
    Dandapat, Anup
    IET CIRCUITS DEVICES & SYSTEMS, 2014, 8 (01) : 27 - 37
  • [46] Image fusion with high-speed DSP
    Cui, YM
    Pu, T
    Ni, GQ
    Zhong, YL
    Li, XY
    ELECTRONIC IMAGING AND MULTIMEDIA SYSTEMS II, 1998, 3561 : 286 - 292
  • [47] ASIC Implementation of High-Speed Adaptive Recursive Karatsuba Multiplier with Square-Root-Carry-Select-Adder
    Naik, Akhilesh
    Deka, Debarshi
    Pal, Dipankar
    2020 IEEE 11TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2020,
  • [48] HIGH SPEED VEDIC MULTIPLIER DESIGNS-A REVIEW
    Bansal, Yogita
    Madhu, Charu
    Kaur, Pardeep
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,
  • [49] High Speed Integer Multiplier Designs For Reconfigurable Systems
    Anjana, S.
    Pradeep, C.
    2014 INTERNATIONAL CONFERENCE ON CONTROL, INSTRUMENTATION, COMMUNICATION AND COMPUTATIONAL TECHNOLOGIES (ICCICCT), 2014, : 393 - 397
  • [50] Design and Analysis of High-Speed Parallel Prefix Adder for Digital Circuit Design Applications
    Thakur, Garima
    Sohal, Harsh
    Jain, Shruti
    2020 INTERNATIONAL CONFERENCE ON COMPUTATIONAL PERFORMANCE EVALUATION (COMPE-2020), 2020, : 95 - 100