GaAs multiplier and adder designs for high-speed DSP applications

被引:0
|
作者
Beaumont-Smith, A [1 ]
Burgess, N [1 ]
Cui, S [1 ]
Liebelt, M [1 ]
机构
[1] Univ Adelaide, CHIPTEC, Adelaide, SA 5005, Australia
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes two designs in 0.6 mu m Gallium Arsenide MESFET technology of arithmetic primitives widely used in high-speed DSP integrated circuits. The two designs are: 16x16-bit multiplier simulated delay = 2.4ns 32-bit adder measured delay = 1.3 ns These speeds were achieved at a 0.9 V power supply and the delays quoted are non-pipelined so that the latency is 1. The power dissipation for both designs was found to be less than 0.5 mu W/gate/MHz. Both designs use a layout technique called "Modified Ring Notation" that improves the packing density of these chips compared to previous designs using Ring Notation. The paper presents issues raised in the architecture designs such as minimising wire lengths, compacting the cell layouts, sizing the transistors, and introducing buffers to minimise fan-out loading on the critical path.
引用
收藏
页码:1517 / 1521
页数:5
相关论文
共 50 条
  • [31] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [32] A high-speed design of Montgomery multiplier
    Fan, Yibo
    Ikenaga, Takeshi
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (04): : 971 - 977
  • [33] A Simple High-Speed Multiplier Design
    Dowoud, D. S.
    Dawoud, Peter D.
    Charles, Ndagije
    WMSCI 2008: 12TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL I, PROCEEDINGS, 2008, : 97 - +
  • [34] HIGH-SPEED THRESHOLD GATE MULTIPLIER
    KENT, SA
    IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (12) : 1279 - 1283
  • [35] A HIGH-SPEED ASYNCHRONOUS DIGITAL MULTIPLIER
    NOAKS, DR
    BURTON, DP
    RADIO AND ELECTRONIC ENGINEER, 1968, 36 (06): : 357 - &
  • [36] A SIMPLE HIGH-SPEED ANALOGUE MULTIPLIER
    WILSON, JP
    ELECTRONIC ENGINEERING, 1967, 39 (467): : 11 - &
  • [37] VLSI implementation of high speed multiplier architecture using VHBCSE algorithm for DSP applications
    Perumal, Vivek Karthick
    Jayabalan, Ramesh
    Krishnan, Thiruvenkadam
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 113 (03) : 307 - 313
  • [38] Design of FIR Filter Using Low-Power and High-Speed Carry Select Adder for Low-Power DSP Applications
    Swetha, Siliveri
    Reddy, N. Siva Sankara
    IETE JOURNAL OF RESEARCH, 2024, 70 (04) : 4083 - 4096
  • [39] Self-timed design in GaAs - Case study of a high-speed, parallel multiplier
    Chandramouli, V
    Brunvand, E
    Smith, KF
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (01) : 146 - 149
  • [40] HIGH-SPEED ADDER USING GUNN DIODES
    KATAOKA, S
    KOMAMIYA, K
    MORISUE, M
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1971, 59 (10): : 1526 - &