A 250MHz optimized distributed architecture of 2D 8x8 DCT

被引:0
|
作者
Peng Chungan [1 ]
Cao Xixin [1 ]
Yu Dunshan [1 ]
Zhang Xing [1 ]
机构
[1] Peking Univ, Dept Microelect, SOC Lab, Beijing 100871, Peoples R China
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Discrete Cosine Transform (DCT) plays an important role in image and video compression, but computing a two-dimensional (2D) DCT, a large number of multiplications and additions are required in a direct approach. Multiplications, which are the most time-consuming and expensive operations in simple processor, can be completely avoided in our proposed architecture for multiple channel real-time image compression. In this paper, a compressed distributed arithmetic architecture for 2D W DCT is presented, which offers high speed and small area. The basic architecture consists of a ID row DCT followed by a transpose register array and another I D column DCT, in which an 8-input ID DCT structure only requires 15 adders to build a compressed adder matrix and no ROM is needed. Compared with other architectures available it, has a great improvement on computing speed and reducing area.
引用
收藏
页码:189 / 192
页数:4
相关论文
共 50 条
  • [1] Multiplication-free 8x8 2D DCT architecture using algebraic integer encoding
    Dimitrov, V
    Wahid, K
    Jullien, G
    ELECTRONICS LETTERS, 2004, 40 (20) : 1310 - 1311
  • [2] A 100-MHZ 2-D 8X8 DCT/IDCT PROCESSOR FOR HDTV APPLICATIONS
    MADISETTI, A
    WILLSON, AN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (02) : 158 - 165
  • [3] Algebraic Integer based 8x8 2-D DCT Architecture for Digital Video Processing
    Madanayake, H. L. P. Arjuna
    Cintra, R. J.
    Onen, D.
    Dimitrov, V. S.
    Bruton, L. T.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1247 - 1250
  • [4] Efficient architecture for direct 8x8 2D DCTcomputations with earlier zigzag ordering
    Hatim, Anas
    Belkouch, Said
    Benslimane, Abderrahim
    Hassani, Moha M'Rabet
    Sadiki, Tayeb
    MULTIMEDIA TOOLS AND APPLICATIONS, 2016, 75 (11) : 6121 - 6141
  • [5] Computation of 2D 8x8 DCT Based on the Loeffler Factorization Using Algebraic Integer Encoding
    Coelho, Diego F. G.
    Nimmalapalli, Sushmabhargavi
    Dimitrov, Vassil S.
    Madanayake, Arjuna
    Cintra, Renato J.
    Tisserand, Arnaud
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (12) : 1692 - 1702
  • [6] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [7] NOVEL VLSI IMPLEMENTATION OF (8X8) POINT 2-D DCT
    MCGOVERN, FA
    WOODS, RF
    YAN, M
    ELECTRONICS LETTERS, 1994, 30 (08) : 624 - 626
  • [8] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic
    Guo, JI
    Chen, JW
    Chen, HC
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
  • [9] A Low Cost, Constant Throughput and Reusable 8X8 DCT Architecture for HEVC
    Chatterjee, Subiman
    Sarawadekar, Kishor Prabhakar
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 217 - 220
  • [10] A Single-Channel Architecture for Algebraic Integer-Based 8x8 2-D DCT Computation
    Edirisuriya, Amila
    Madanayake, Arjuna
    Cintra, Renato J.
    Dimitrov, Vassil S.
    Rajapaksha, Nilanka
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2013, 23 (12) : 2083 - 2089