Sensitivity analysis of testability parameters for secure IC design

被引:2
|
作者
Rajendran, Sreeja [1 ]
Lourde Regeena, Mary [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2020年 / 14卷 / 04期
关键词
invasive software; logic circuits; integrated circuit design; sensitivity analysis; integrated circuits; testability parameters; secure IC design; malicious circuits; original integrated circuit design; years multiple techniques; malicious threats; logic circuit; testability analysis; testability metrics; efficient Hardware Trojan detection methods; Hardware Trojan insertions; identified susceptible nets; trigger nets; digital circuits; HARDWARE TROJAN DETECTION;
D O I
10.1049/iet-cdt.2019.0217
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Insertion of malicious circuits commonly known as Hardware Trojans into an original integrated circuit (IC) design to alter the functionality has been a major concern in recent years. As a result, over the years multiple techniques have been suggested by researchers to combat these malicious threats. Hard to test nets in any logic circuit are the most vulnerable to insertion of Hardware Trojans. Testability analysis is the process of identification of these hard to test nets in a logic circuit. Testability analysis is achieved through the testability metrics namely controllability and observability. Testability metrics can be used as a yardstick in devising efficient Hardware Trojan detection methods. The crux of this study is a novel method for identification of susceptible nets that are prone to Hardware Trojan insertions in a logic circuit. The study also presents a comprehensive analysis of the impact on testability parameters as a result of Hardware Trojans in the identified susceptible nets. The method utilises the testability parameters of nets to define threshold values for isolating susceptible nets in a design. The study details out the impact of the number of trigger inputs as well as the distribution of trigger nets on the testability metrics of digital circuits.
引用
收藏
页码:158 / 165
页数:8
相关论文
共 50 条
  • [41] Sensitivity analysis of structural design parameters for construction control of bridge
    School of Civil Engineering, Zhejiang University, Hangzhou 310027, China
    Wuhan Ligong Daxue Xuebao, 2006, 10 (77-81): : 77 - 81
  • [42] Sensitivity analysis of thermal design parameters for altitude optical sensor
    Li, Yanwei
    Zhang, Hongwen
    Zheng, Lina
    Yuan, Guoqin
    Zhang, Jingguo
    Hongwai yu Jiguang Gongcheng/Infrared and Laser Engineering, 2015, 44 (02): : 572 - 577
  • [43] A Sensitivity Analysis for Thermal Performance of Building Envelope Design Parameters
    Elhadad, Sara
    Orban, Zoltan
    SUSTAINABILITY, 2021, 13 (24)
  • [44] SENSITIVITY ANALYSIS OF ECOLOGICAL DESIGN PARAMETERS IN STREAMS .B.
    WEN, CG
    KAO, JF
    WANG, LK
    WANG, MH
    CIVIL ENGINEERING FOR PRACTICING AND DESIGN ENGINEERS, 1983, 2 (06): : 537 - 550
  • [45] Design parameters influencing reliability of CCGA assembly: A sensitivity analysis
    Tasooji, Amaneh
    Ghaffarian, Reza
    Rinaldi, Antonio
    2006 PROCEEDINGS 10TH INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONICS SYSTEMS, VOLS 1 AND 2, 2006, : 1056 - +
  • [46] Sensitivity Analysis of Ballistics Performance With Respect to Statistical Design Parameters
    Liu Changqing
    Luo Wencai
    MECHANICAL AND ELECTRONICS ENGINEERING III, PTS 1-5, 2012, 130-134 : 373 - 376
  • [47] AUTOMATIC DESIGN FOR TESTABILITY VIA TESTABILITY MEASURES
    CHEN, TH
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (01) : 3 - 11
  • [48] Quantitative analysis of system testability based on design characteristics
    Shi, Jun-You
    Wang, Lu
    Li, Hai-Wei
    Wang, Feng-Wu
    Xi Tong Gong Cheng Yu Dian Zi Ji Shu/Systems Engineering and Electronics, 2012, 34 (02): : 418 - 423
  • [49] FAULT ANALYSIS AND A UNIFIED DESIGN OF PLAS FOR EASY TESTABILITY
    SHARMA, R
    RAJASHEKHARA, TN
    COMPUTERS & ELECTRICAL ENGINEERING, 1988, 14 (1-2) : 53 - 63
  • [50] Fault analysis and a unified design of PLAs for easy testability
    Sharam, Rajiv
    Rajashekhara, T.N.
    Computers and Electrical Engineering, 1988, 14 (1-2): : 53 - 63