Sensitivity analysis of testability parameters for secure IC design

被引:2
|
作者
Rajendran, Sreeja [1 ]
Lourde Regeena, Mary [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2020年 / 14卷 / 04期
关键词
invasive software; logic circuits; integrated circuit design; sensitivity analysis; integrated circuits; testability parameters; secure IC design; malicious circuits; original integrated circuit design; years multiple techniques; malicious threats; logic circuit; testability analysis; testability metrics; efficient Hardware Trojan detection methods; Hardware Trojan insertions; identified susceptible nets; trigger nets; digital circuits; HARDWARE TROJAN DETECTION;
D O I
10.1049/iet-cdt.2019.0217
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Insertion of malicious circuits commonly known as Hardware Trojans into an original integrated circuit (IC) design to alter the functionality has been a major concern in recent years. As a result, over the years multiple techniques have been suggested by researchers to combat these malicious threats. Hard to test nets in any logic circuit are the most vulnerable to insertion of Hardware Trojans. Testability analysis is the process of identification of these hard to test nets in a logic circuit. Testability analysis is achieved through the testability metrics namely controllability and observability. Testability metrics can be used as a yardstick in devising efficient Hardware Trojan detection methods. The crux of this study is a novel method for identification of susceptible nets that are prone to Hardware Trojan insertions in a logic circuit. The study also presents a comprehensive analysis of the impact on testability parameters as a result of Hardware Trojans in the identified susceptible nets. The method utilises the testability parameters of nets to define threshold values for isolating susceptible nets in a design. The study details out the impact of the number of trigger inputs as well as the distribution of trigger nets on the testability metrics of digital circuits.
引用
收藏
页码:158 / 165
页数:8
相关论文
共 50 条
  • [21] Register-transfer level testability analysis and its application to design for testability
    Takahashi, M
    Sakurai, R
    Noda, H
    Kambe, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12) : 2646 - 2654
  • [22] Sensitivity Analysis on Flexray Dynamic Segment Design Parameters
    Kanajan, Sri
    Abell, Jeffrey
    2009 4TH INTERNATIONAL CONFERENCE ON SYSTEMS AND NETWORKS COMMUNICATIONS (ICSNC 2009), 2009, : 12 - +
  • [23] Using CFD for a Sensitivity Analysis of Stent Design Parameters
    Stiehm, M.
    Brede, M.
    Quosdorf, D.
    Martin, H.
    Schmitz, K-P
    Leder, A.
    BIOMEDICAL ENGINEERING-BIOMEDIZINISCHE TECHNIK, 2014, 59 : S888 - +
  • [24] Sensitivity analysis of input parameters for pavement design and reliability
    Killingsworth, Brian M.
    Zollinger, Dan G.
    Transportation Research Record, 1995, (1482): : 111 - 122
  • [25] Interative modal method for sensitivity analysis of design parameters
    Zhang, Lingmi
    He, Baiqing
    Yuan, Xiangrong
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics & Astronautics, 1994, 26 (03):
  • [26] A Sensitivity Analysis of Stent Design Parameters using CFD
    Stiehm, M.
    Brede, M.
    Quosdorf, D.
    Martin, H.
    Leder, A.
    BIOMEDICAL ENGINEERING-BIOMEDIZINISCHE TECHNIK, 2013, 58
  • [27] CMOS SCAN-PATH IC DESIGN FOR STUCK-OPEN FAULT TESTABILITY
    LIU, DL
    MCCLUSKEY, EJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) : 880 - 885
  • [28] Sensitivity analysis of stabilization pond system design parameters
    Economopoulou, MA
    Tsihrintzis, VA
    ENVIRONMENTAL TECHNOLOGY, 2002, 23 (03) : 273 - 286
  • [29] SENSITIVITY ANALYSIS OF ECOLOGICAL DESIGN PARAMETERS IN STREAMS .A.
    WEN, CG
    KAO, JF
    WANG, LK
    WANG, MH
    CIVIL ENGINEERING FOR PRACTICING AND DESIGN ENGINEERS, 1983, 2 (04): : 425 - 445
  • [30] SIMULATION AND TESTABILITY ANALYSIS IN SYSTEM-DESIGN
    WINCKLESS, C
    ELECTRONIC ENGINEERING, 1985, 57 (705): : 160 - &