Sensitivity analysis of testability parameters for secure IC design

被引:2
|
作者
Rajendran, Sreeja [1 ]
Lourde Regeena, Mary [1 ]
机构
[1] Birla Inst Technol & Sci Pilani, Dept Elect & Elect Engn, Dubai Campus, Dubai, U Arab Emirates
来源
IET COMPUTERS AND DIGITAL TECHNIQUES | 2020年 / 14卷 / 04期
关键词
invasive software; logic circuits; integrated circuit design; sensitivity analysis; integrated circuits; testability parameters; secure IC design; malicious circuits; original integrated circuit design; years multiple techniques; malicious threats; logic circuit; testability analysis; testability metrics; efficient Hardware Trojan detection methods; Hardware Trojan insertions; identified susceptible nets; trigger nets; digital circuits; HARDWARE TROJAN DETECTION;
D O I
10.1049/iet-cdt.2019.0217
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Insertion of malicious circuits commonly known as Hardware Trojans into an original integrated circuit (IC) design to alter the functionality has been a major concern in recent years. As a result, over the years multiple techniques have been suggested by researchers to combat these malicious threats. Hard to test nets in any logic circuit are the most vulnerable to insertion of Hardware Trojans. Testability analysis is the process of identification of these hard to test nets in a logic circuit. Testability analysis is achieved through the testability metrics namely controllability and observability. Testability metrics can be used as a yardstick in devising efficient Hardware Trojan detection methods. The crux of this study is a novel method for identification of susceptible nets that are prone to Hardware Trojan insertions in a logic circuit. The study also presents a comprehensive analysis of the impact on testability parameters as a result of Hardware Trojans in the identified susceptible nets. The method utilises the testability parameters of nets to define threshold values for isolating susceptible nets in a design. The study details out the impact of the number of trigger inputs as well as the distribution of trigger nets on the testability metrics of digital circuits.
引用
收藏
页码:158 / 165
页数:8
相关论文
共 50 条
  • [1] DESIGN PROGRAMS AID IC TESTABILITY
    LYMAN, J
    ELECTRONICSWEEK, 1984, 57 (18): : 26 - +
  • [2] STATUS OF IC DESIGN-FOR-TESTABILITY
    MAUNDER, C
    BRITISH TELECOM TECHNOLOGY JOURNAL, 1989, 7 (01): : 44 - 49
  • [3] A Secure Architecture for the Design for Testability Structures
    Talatule, Samta D.
    Zode, Pravin
    Zode, Pradnya
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,
  • [4] NOVEL DESIGN FOR TESTABILITY SCHEMES FOR CMOS IC
    FAVALLI, M
    OLIVO, P
    DAMIANI, M
    RICCO, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1990, 25 (05) : 1239 - 1246
  • [5] IC design-for-test and testability features
    Press, Ron
    2008 IEEE AUTOTESTCON, VOLS 1 AND 2, 2008, : 407 - 410
  • [6] Are our design for testability features fault secure?
    Metra, C
    Mak, TM
    Omaña, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 714 - 715
  • [7] Methodological Research on Design for Testability of Mixed-signal IC
    Ju, Shuirong
    Wang, Jinfei
    Wang, Tianshe
    Qin, Dong
    PROCEEDINGS OF THE 2017 2ND INTERNATIONAL CONFERENCE ON CONTROL, AUTOMATION AND ARTIFICIAL INTELLIGENCE (CAAI 2017), 2017, 134 : 149 - 151
  • [8] Testability of IC Layout.
    Barke, Erich
    NTZ. Nachrichtentechnische Zeitschrift, 1981, 34 (11): : 758 - 766
  • [9] Design, fabrication and use of mixed-signal IC testability structures
    Parker, KP
    McDermid, JE
    Browen, RA
    Nuriya, K
    Hirayama, K
    Matsuzawa, A
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 489 - 498
  • [10] DESIGN FOR TESTABILITY USING INCOMPLETE SCAN PATH AND TESTABILITY ANALYSIS
    TRISCHLER, E
    SIEMENS FORSCHUNGS-UND ENTWICKLUNGSBERICHTE-SIEMENS RESEARCH AND DEVELOPMENT REPORTS, 1984, 13 (02): : 56 - 61