Pareto points in SRAM design using the sleepy stack approach

被引:0
|
作者
Park, Jun Cheol [1 ]
Mooney, Vincent J., III [2 ]
机构
[1] Intel Corp, Folsom, CA 80528 USA
[2] Georgia Univ Technol, Atlanta, GA USA
来源
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Leakage power consumption of current CMOS technology is already a great challenge. ITRS projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. Leakage is a serious problem particularly for SRAM which occupies large transistor count in most state-of-the-art chip designs. We propose a novel ultra-low leakage SRAM design which we call "sleepy stack SRAM." Unlike the straightforward sleep approach, sleepy stack SRAM can retain logic state during sleep mode, which is crucial for a memory element. Compared to the best alternative we could find, a 6-T SRAM cell with high-Vth transistors, the sleepy stack SRAM cell with 2xVth at 110 degrees C achieves, using 0.07 mu technology models, more than 2.77X leakage power reduction at a cost of 16% delay increase and 113% area increase. Alternatively, by widening wordline transistors and transistors in the pull-down network, the sleepy stack SRAM cell can achieve 2.26X leakage reduction without increasing delay at a cost of a 125% area penalty.
引用
收藏
页码:163 / +
页数:3
相关论文
共 50 条
  • [1] A Novel Sleepy Stack 6-T SRAM Cell Design for Reducing Leakage Power in Submicron Technologies
    Narayan, S. Lakshmi
    Korah, Reeba
    Kumar, N. Krishna
    2013 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2013, : 753 - 757
  • [2] 10T SRAM Design By Using Stack Transistor Technique
    Mapari, Sneha K.
    Sharma, Manish
    2018 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION CONTROL AND AUTOMATION (ICCUBEA), 2018,
  • [3] A Novel Low Power Hybrid Flipflop using Sleepy Stack Inverter Pair
    Evangelene, Helga
    Sarma, Rajkumar
    2014 SCIENCE AND INFORMATION CONFERENCE (SAI), 2014, : 877 - 881
  • [4] Sleepy CMOS-Sleepy Stack (SC-SS): A Novel High Speed, Area and Power Efficient Technique for VLSI Circuit Design
    Sharma, Anjali
    Sohal, Harsh
    Kaur, Harsimran Jit
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [5] Generating Well-Distributed Sets of Pareto Points for Engineering Design Using Physical Programming
    Messac, Achille
    Mattson, Christopher A.
    OPTIMIZATION AND ENGINEERING, 2002, 3 (04) : 431 - 450
  • [6] Generating Well-Distributed Sets of Pareto Points for Engineering Design Using Physical Programming
    Achille Messac
    Christopher A. Mattson
    Optimization and Engineering, 2002, 3 : 431 - 450
  • [7] Using Pareto points for model identification in predictive toxicology
    Palczewska, Anna
    Neagu, Daniel
    Ridley, Mick
    JOURNAL OF CHEMINFORMATICS, 2013, 5
  • [8] Using Pareto points for model identification in predictive toxicology
    Anna Palczewska
    Daniel Neagu
    Mick Ridley
    Journal of Cheminformatics, 5
  • [9] STACK FILTER DESIGN - A STRUCTURAL APPROACH
    YIN, L
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1995, 43 (04) : 831 - 840
  • [10] Investigation of Stack as a Low Power Design Technique for 6-T SRAM Cell
    Rathod, S. S.
    Dasgupta, S.
    Saxena, A. K.
    2008 IEEE REGION 10 CONFERENCE: TENCON 2008, VOLS 1-4, 2008, : 408 - 412