Fault pattern oriented defect diagnosis for memories

被引:0
|
作者
Wang, CW [1 ]
Cheng, KL [1 ]
Lee, JN [1 ]
Chou, YF [1 ]
Huang, CT [1 ]
Wu, CW [1 ]
Huang, F [1 ]
Yang, HT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
bitmap; failure analysis (FA); fault pattern; memory testing; memory diagnostics; semiconductor memory;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Failure analysis (FA) and diagnosis of memory cores plays a key role in system-on-chip (SOC) product development and yield ramp-up. Conventional FA based on bitmaps and the experiences of the FA engineer is time consuming and error prone. The increasing time-to-volume pressure on semiconductor products calls for new development flow that enables the product to reach a profitable yield level as soon as possible. Demand in methodologies that allow FA automation thus increases rapidly in recent years. This paper proposes a systematic diagnosis approach based on failure patterns and functional fault models of semiconductor memories. By circuit-level simulation and analysis, we have also developed a fault pattern generator. Defect diagnosis and FA can be performed automatically by using the fault patterns, reducing the time in yield improvement. The main contribution of the paper is thus a methodology and procedure for accelerating FA and yield optimization for semiconductor memories.
引用
收藏
页码:29 / 38
页数:10
相关论文
共 50 条
  • [31] Fault detection and diagnosis for multi-level cell flash memories
    Martin, Robert R.
    Jone, Wen-Ben
    Das, Sunil
    2006 IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-5, 2006, : 1896 - +
  • [32] BIST-Based Fault Diagnosis for Read-Only Memories
    Mukherjee, Nilanjan
    Pogiel, Artur
    Rajski, Janusz
    Tyszer, Jerzy
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (07) : 1072 - 1085
  • [33] Adaptive approaches for fault detection and diagnosis of interconnects of random access memories
    Zhao, J
    Meyer, FJ
    Lombardi, F
    1998 INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING - PROCEEDINGS, 1998, : 110 - 116
  • [34] Efficient neighborhood pattern-sensitive fault test algorithms for semiconductor memories
    Cheng, KL
    Tsai, MF
    Wu, CW
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 225 - 230
  • [35] YIELD-ORIENTED COMPUTER-AIDED DEFECT DIAGNOSIS
    KHARE, JB
    MARY, W
    GRIEP, S
    SCHMITTLANDSIEDEL, D
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 1995, 8 (02) : 195 - 206
  • [36] An intelligent pattern recognition method for machine fault diagnosis
    Deng, Linfeng
    Zhao, Rongzhen
    2013 10TH INTERNATIONAL CONFERENCE ON UBIQUITOUS ROBOTS AND AMBIENT INTELLIGENCE (URAI), 2013, : 187 - 192
  • [37] Fuzzy Condition Pattern Recognition and Fault Diagnosis for Spacecraft
    荣吉利
    黄文虎
    纪常伟
    Journal of Harbin Institute of Technology, 1997, (03) : 103 - 105
  • [38] Fault diagnosis in an induction motor by pattern recognition methods
    Casimir, R
    Boutleux, E
    Clerc, G
    IEEE INTERNATIONAL SYMPOSIUM ON DIAGNOSTICS FOR ELECTRIC MACHINES, POWER ELECTRONICS AND DRIVES, PROCEEDINGS, 2003, : 294 - 299
  • [39] Defect-Oriented Verilog fault simulation of SoC macros using a stratified fault sampling technique
    Santos, MB
    Gonçalves, FM
    Teixeira, IC
    Teixeira, JP
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 326 - 332
  • [40] Defect-oriented Verilog fault simulation of SoC macros using a stratified fault sampling technique
    Santos, M.B.
    Goncalves, F.M.
    Teixeira, I.C.
    Teixeira, J.P.
    Proceedings of the IEEE VLSI Test Symposium, 1999, : 326 - 332