Fault pattern oriented defect diagnosis for memories

被引:0
|
作者
Wang, CW [1 ]
Cheng, KL [1 ]
Lee, JN [1 ]
Chou, YF [1 ]
Huang, CT [1 ]
Wu, CW [1 ]
Huang, F [1 ]
Yang, HT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
bitmap; failure analysis (FA); fault pattern; memory testing; memory diagnostics; semiconductor memory;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Failure analysis (FA) and diagnosis of memory cores plays a key role in system-on-chip (SOC) product development and yield ramp-up. Conventional FA based on bitmaps and the experiences of the FA engineer is time consuming and error prone. The increasing time-to-volume pressure on semiconductor products calls for new development flow that enables the product to reach a profitable yield level as soon as possible. Demand in methodologies that allow FA automation thus increases rapidly in recent years. This paper proposes a systematic diagnosis approach based on failure patterns and functional fault models of semiconductor memories. By circuit-level simulation and analysis, we have also developed a fault pattern generator. Defect diagnosis and FA can be performed automatically by using the fault patterns, reducing the time in yield improvement. The main contribution of the paper is thus a methodology and procedure for accelerating FA and yield optimization for semiconductor memories.
引用
收藏
页码:29 / 38
页数:10
相关论文
共 50 条
  • [21] Defect analysis and realistic fault model extensions for static random access memories
    Zarrineh, K
    Deo, AP
    Adams, RD
    RECORDS OF THE 2000 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2000, : 119 - 124
  • [22] Fault diagnosis based on sequential pattern mining
    Hu, Rui-Fei
    Wang, Ling
    Mei, Xiao-Qin
    Luo, Yang
    Jisuanji Jicheng Zhizao Xitong/Computer Integrated Manufacturing Systems, CIMS, 2010, 16 (07): : 1412 - 1418
  • [23] Pattern recognition for automatic machinery fault diagnosis
    Sun, Q
    Chen, P
    Zhang, DJ
    Xi, FL
    JOURNAL OF VIBRATION AND ACOUSTICS-TRANSACTIONS OF THE ASME, 2004, 126 (02): : 307 - 316
  • [25] Enhancing Transition Fault Model for Delay Defect Diagnosis
    Cheng, Wu-Tung
    Benware, Brady
    Guo, Ruifeng
    Tsai, Kun-Han
    Kobayashi, Takeo
    Maruo, Kazuyuki
    Nakao, Michinobu
    Fukui, Yoshiaki
    Otake, Hideyuki
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 179 - +
  • [26] Object-oriented model in system fault diagnosis
    Li, Daqi
    Zou, Fengxing
    Qiang, Jing
    Guofang Keji Daxue Xuebao/Journal of National University of Defense Technology, 1996, 18 (04): : 114 - 119
  • [27] Generic DFT approach for pattern sensitive faults in word-oriented memories
    Amin, AA
    Hamzah, AA
    AbdelAal, RE
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1996, 143 (03): : 199 - 202
  • [28] Defect-oriented dynamic fault models for embedded-SRAMs
    Borri, S
    Hage-Hassan, M
    Girard, P
    Pravossoudovitch, S
    Virazel, A
    EIGHTH IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2003, : 23 - 28
  • [29] Defect-oriented test generation and fault simulation in the environment of MOSCITO
    Schneider, A
    Diener, KH
    Gramatova, E
    Fisherova, M
    Ivask, E
    Ubar, R
    Pleskacz, W
    Kuzmicz, W
    BEC 2002: PROCEEDINGS OF THE 8TH BIENNIAL BALTIC ELECTRONIC CONFERENCE, 2002, : 303 - 306
  • [30] Defect-oriented fault simulation and test generation in digital circuits
    Kuzmicz, W
    Pleskacz, W
    Raik, J
    Ubar, R
    INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2001, : 365 - 371