Area-Efficient Multiplier Designs Using a 3D Nanofabric Process Flow

被引:0
|
作者
Giacomin, Edouard [1 ]
Catthoor, Francky [2 ,3 ]
Gaillardon, Pierre-Emmanuel [1 ]
机构
[1] Univ Utah, Salt Lake City, UT 84112 USA
[2] IMEC, Leuven, Belgium
[3] Katholieke Univ Leuven, Leuven, Belgium
关键词
D O I
10.1109/ISCAS51556.2021.9401685
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the past few years, the demand for computationally intensive applications, such as digital signal processing or convolutional neural networks, has grown exponentially. As they often rely on a significant number of multiply-and-accumulate cells, it is crucial to optimize their area and cost. Recently, a 3D Nanofabric flow has been proposed, where logic circuits are designed by stacking N identical vertical tiers on top of each other. Exploiting identical layers allows a fabrication process similar to the Vertical-NAND flash, where all the layers can be patterned at once. While the 3D Nanofabric flow presents several layout constraints (single metal routing and identical vertical layers), it can decrease the area by around one order of magnitude, leading to area-efficient and cost-effective circuits. In this paper, we propose to use the 3D Nanofabric process flow to design low-area multipliers. As multipliers can be designed using a regular array organization, we show how they can be spread across multiple vertical layers using the 3D Nanofabric flow, while respecting the different layout constraints. We then provide thorough circuit-level evaluations, including parasitics, to showcase the benefits of our proposed 3D multipliers at the circuit-level. We show that by stacking up to 64 layers to build a 64-input bit multiplier, the area and area-delay-product can be decreased by 28.6x and 25.5x, respectively, compared to a traditional 2D implementation using a 28nm FDSOI technology, with only a 10% and 35% delay and power consumption overheads, respectively.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    K. N. Vijeyakumar
    V. Sumathy
    S. Elango
    Arabian Journal for Science and Engineering, 2014, 39 : 7795 - 7806
  • [42] Design of high-speed and area-efficient Montgomery modular multiplier for RSA algorithm
    Mukaida, K
    Takenaka, M
    Torii, N
    Masui, S
    2004 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2004, : 320 - 323
  • [43] Area-efficient instruction set synthesis for reconfigurable system-on-chip designs
    Brisk, P
    Kaplan, A
    Sarrafzadeh, M
    41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, : 395 - 400
  • [44] Area-efficient and Low-power Face-to-Face-bonded 3D Liquid State Machine Design
    Ku, Bon Woong
    Liu, Yu
    Jin, Yingyezhe
    Li, Peng
    Lim, Sung Kyu
    2018 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD) DIGEST OF TECHNICAL PAPERS, 2018,
  • [45] HIGH-SPEED AREA-EFFICIENT MULTIPLIER DESIGN USING MULTIPLE-VALUED CURRENT-MODE CIRCUITS
    KAWAHITO, S
    ISHIDA, M
    NAKAMURA, T
    KAMEYAMA, M
    HIGUCHI, T
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (01) : 34 - 42
  • [46] Design of area-efficient IIR filter using FPPE
    Ramyarani, Nallathambi
    Subbiah, Veerana
    Deepa, Prabhakaran
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (03) : 2321 - 2330
  • [47] High-speed, area-efficient FPGA-based floating-point multiplier
    Aty, GA
    Hussein, AI
    Ashour, IS
    Mones, M
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 274 - 277
  • [48] A Low-Power Area-Efficient Precision Scalable Multiplier with an Input Vector Systolic Structure
    Tang, Xiqin
    Li, Yang
    Lin, Chenxiao
    Shang, Delong
    ELECTRONICS, 2022, 11 (17)
  • [49] Power- and Area-Efficient Approximate Wallace Tree Multiplier for Error-Resilient Systems
    Bhardwaj, Kartikeya
    Mane, Pravin S.
    Henkel, Joerg
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 263 - +
  • [50] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers
    Yan, Zushu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156