Area-Efficient Multiplier Designs Using a 3D Nanofabric Process Flow

被引:0
|
作者
Giacomin, Edouard [1 ]
Catthoor, Francky [2 ,3 ]
Gaillardon, Pierre-Emmanuel [1 ]
机构
[1] Univ Utah, Salt Lake City, UT 84112 USA
[2] IMEC, Leuven, Belgium
[3] Katholieke Univ Leuven, Leuven, Belgium
关键词
D O I
10.1109/ISCAS51556.2021.9401685
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the past few years, the demand for computationally intensive applications, such as digital signal processing or convolutional neural networks, has grown exponentially. As they often rely on a significant number of multiply-and-accumulate cells, it is crucial to optimize their area and cost. Recently, a 3D Nanofabric flow has been proposed, where logic circuits are designed by stacking N identical vertical tiers on top of each other. Exploiting identical layers allows a fabrication process similar to the Vertical-NAND flash, where all the layers can be patterned at once. While the 3D Nanofabric flow presents several layout constraints (single metal routing and identical vertical layers), it can decrease the area by around one order of magnitude, leading to area-efficient and cost-effective circuits. In this paper, we propose to use the 3D Nanofabric process flow to design low-area multipliers. As multipliers can be designed using a regular array organization, we show how they can be spread across multiple vertical layers using the 3D Nanofabric flow, while respecting the different layout constraints. We then provide thorough circuit-level evaluations, including parasitics, to showcase the benefits of our proposed 3D multipliers at the circuit-level. We show that by stacking up to 64 layers to build a 64-input bit multiplier, the area and area-delay-product can be decreased by 28.6x and 25.5x, respectively, compared to a traditional 2D implementation using a 28nm FDSOI technology, with only a 10% and 35% delay and power consumption overheads, respectively.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] A 25-Gb/s 480-mW CMOS Modulator Driver using Area-Efficient 3D Inductor Peaking
    Nakano, Shinsuke
    Nogawa, Masafumi
    Nosaka, Hideyuki
    Tsuchiya, Akira
    Onodera, Hidetoshi
    Kimura, Shunji
    2015 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2015, : 253 - 256
  • [32] New fast and area-efficient pipeline 3-D DCT architectures
    Al-Azawi, Saad
    Nibouche, Omar
    Boussakta, Said
    Lightbody, Gaye
    DIGITAL SIGNAL PROCESSING, 2019, 84 : 15 - 25
  • [33] High-Speed and Area-Efficient LUT-Based BCD Multiplier Design
    Sworna, Zarrin Tasnim
    Ul Haque, Mubin
    Anisuzzaman, D. M.
    2018 4TH IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2018), 2018, : 33 - 36
  • [34] Area-efficient and self-biased capacitor multiplier for on-chip loop filter
    Hwang, I. -C.
    ELECTRONICS LETTERS, 2006, 42 (24) : 1392 - 1394
  • [35] AC-PM: An Area-Efficient and Configurable Polynomial Multiplier for Lattice Based Cryptography
    Hu, Xiao
    Tian, Jing
    Li, Minghao
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (02) : 719 - 732
  • [36] AREA-EFFICIENT DIMINISHED-1 MULTIPLIER FOR FERMAT NUMBER-THEORETIC TRANSFORM
    SUNDER, S
    ELGUIBALY, F
    ANTONIOU, A
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1993, 140 (03): : 211 - 215
  • [37] An Area-Efficient Multi-Phase Fractional-Ratio Clock Frequency Multiplier
    Han, Sangwoo
    Lim, Jongtae
    Kim, Jongsun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (01) : 143 - 146
  • [38] BEHAVIORAL SYNTHESIS OF AREA-EFFICIENT TESTABLE DESIGNS USING INTERACTION BETWEEN HARDWARE SHARING AND PARTIAL SCAN
    POTKONJAK, M
    DEY, S
    ROY, RK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (09) : 1141 - 1154
  • [39] VLSI Implementation of Area-Efficient Truncated Modified Booth Multiplier for Signal Processing Applications
    Vijeyakumar, K. N.
    Sumathy, V.
    Elango, S.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7795 - 7806
  • [40] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600