Bimodal packet aware scheduling for an OFDMA based on-chip RF interconnect

被引:2
|
作者
Unlu, Eren [1 ]
Moy, Christophe [1 ]
机构
[1] CentraleSupelec, IETR, Rennes, France
关键词
Chip multiprocessors (CMP); On-chip RF interconnect; Orthogonal Frequency Division Multiplexing (OFDM); Dynamic bandwidth allocation; TECHNOLOGY;
D O I
10.1016/j.jpdc.2017.05.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As massive microprocessors with thousands of cores are on the horizon, using Radio Frequency (RF) or state-of-the-art nanophotonic on-chip interconnects appears as a solution to cope with current latency constraints. Due to their reliance on numerous static circuitry to generate communication channels, proposed architectures cannot rearbitrate the available bandwidth to on-chip nodes according to instantaneous traffic demands. In this paper, we present an Orthogonal Frequency Division Multiple Access (OFDMA) based wired on-chip RF interconnect as an effective reconfigurable and broadcast capable modulation. A hierarchical 2048-core CMP architecture is explained along with its hybrid cache coherency mechanism. Based on this novel architecture, we introduce an innovative bandwidth arbitration mechanism which allocates more bandwidth to cache-line carrying long packets without requiring extra signaling overhead. Exploiting broadcast capability and effective reconfigurability, we show that this bimodal packet aware communication infrastructure can provide up to 10x less average latency compared to a static counterpart under certain circumstances. (C) 2017 Elsevier Inc. All rights reserved.
引用
收藏
页码:15 / 28
页数:14
相关论文
共 50 条
  • [41] Fast data packet sorting method based on FPGA on-chip RAM
    Jiang, Wei
    Zhang, Jian-Hua
    Cao, Xiao-Feng
    Yang, Bo
    Wang, Wen-Tao
    JOURNAL OF INSTRUMENTATION, 2025, 20 (02):
  • [42] A Hybrid Packet-Circuit Switched On-Chip Network Based on SDM
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    Arjomand, Mohammad
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 566 - +
  • [43] Asynchronous 2-Phase Protocol Based on Ternary Encoding for On-Chip Interconnect
    Oh, Myeong-Hoon
    Kim, Seongwoon
    ETRI JOURNAL, 2011, 33 (05) : 822 - 825
  • [44] Integrated reconfigurable microring based silicon WDM receiver for on-chip optical interconnect
    Shen, Ao
    Qiu, Chen
    Yang, Long-Zhi
    Dai, Ting-Ge
    Hao, Yin-Lei
    Jiang, Xiao-Qing
    Yang, Jian-Yi
    JOURNAL OF OPTICS, 2015, 17 (05)
  • [45] Optimum repeater insertion based on a CMOS delay model for on-chip RLC interconnect
    Ismail, YI
    Friedman, EG
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 369 - 373
  • [46] An on-chip, attofarad interconnect charge-based capacitance measurement (CBCM) technique
    Chen, JC
    McGaughy, BW
    Sylvester, D
    Hu, CM
    IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 69 - 72
  • [47] Packet loss rate-based packet scheduling algorithm for wireless multimedia data service in OFDMA system
    Kim, DH
    Ryu, BH
    Kang, CG
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2004, E87B (05) : 1276 - 1281
  • [48] QoS-Oriented Packet Scheduling for Efficient Video Support in OFDMA-Based Packet Radio Systems
    Nonchev, Stanislav
    Valkama, Mikko
    MULTIPLE ACCESS COMMUNICATIONS, 2011, 6886 : 168 - 180
  • [49] Multi-Layer Optimized Packet Scheduling for OFDMA-based Cellular Systems
    Wang, Xiaoqiu
    Konishi, Satoshi
    Suzuki, Toshinori
    2009 IEEE VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-5, 2009, : 2284 - 2288
  • [50] A Reliability-Aware Topology-Agnostic Test Scheme for Detecting, and Diagnosing Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    PROCEEDINGS OF 2016 IEEE 18TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS; IEEE 14TH INTERNATIONAL CONFERENCE ON SMART CITY; IEEE 2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND SYSTEMS (HPCC/SMARTCITY/DSS), 2016, : 530 - 537